# Xu Liu

liuxu1005@gmail.com • 617-459-8321 • Malden MA • Authorized to Work in USA

#### **Education**

Master of Computer ScienceTufts University, USAug. 2016Master of Material ScienceSouthwest Jiaotong University, ChinaJune 2008

#### **Skills**

C++/Java/Python, HTML/CSS/JavaScript, OpenGL/WebGL/CUDA, PostgreSQL/MongoDB

## Projects (github.com/liuxu1005 / liux1005.github.io)

**Sphere in Water** (Computer Graphics)

Ray tracing with reflection and refraction in WebGL shader, collision and response, caustics

Sorting on CPU and GPU (Computer Architecture)

Comparing performances of merge, radix and bitonic sortings on GPU and CPU

Content Centric Network Report (System Design)

Final paper for System Design class, discuss CCN network architecture

<u>Triangulation/Monotonicity</u> (Computational Geometry)

Java applet demo for detecting monotonicity and triangulation polygons

Channel Code/Modulation/Demodulation/Routing (Networks)

Basic algorithms for data-link layer, network layer and transport layer

**JOS** (Operating System)

Booting, process scheduling, memory management, file system, network card driver, web server

KNN/Naive Bayes/Perceptron (Machine Learning)

Basic algorithms from Machine Learning

### **Courses**

From Tufts University:

Computation Theory, Programming Languages, Discrete Mathematics, Algorithm, Data Structures Artificial Intelligence, Machine Learning, Computational Geometry, Computer Graphics,

Advanced Computer Architecture, Machine Architecture and Assembly Language,

Database, System Design

### Taught by self:

Operating System (following MIT 6.828 Operating System Engineering)

Networks (following MIT 6.02 Digital Communication and 6.829 Networks)

### **Other Experiences**

Application EngineerAdvanced Angstrom, Braintree MAMar. 2012 – Jan. 2015

Technical support on application, installation & troubleshooting for chemical/material analysis instruments such as SEM, AFM/SFM, XRD, EDS/WDS, ICP-AES, GC-MS.

Lithograph/Intergrated Process Engineer Shanghai, China Feb. 2008 – Aug. 2010

Develop and maintain processes for 6" silicon wafer production line.