### **INDEX**

## Schematics Index:

- 01 Index
- 02 CPU1
- 03 CPU2
- 04 DDR3 8bit x 4pcs
- 05 BESIDE CPU
- 06 POWER
- 07 NAND+eMMC
- 08 EMAC
- 09 INTERFACE

### **REVISION HISTORY**

| Rev             | Description                              | Date       | Drawn  | Checked | Approved |
|-----------------|------------------------------------------|------------|--------|---------|----------|
| CM-A10/A20 V1.0 | Used to replace the old MarsBoard        | 2013-12-28 | Thomas | Thomas  |          |
| CM-A10/A20 V1.1 | Modified PHY LED2 output high valid      | 2014-03-30 | Thomas | Thomas  |          |
| CM-A10/A20 V2.0 | Use 4 x 8bit DDR3, support Max 2G memory | 2014-04-28 | Thomas | Thomas  |          |
|                 |                                          |            |        |         |          |
|                 |                                          |            |        |         |          |
|                 |                                          |            |        |         |          |





CM-A10/A20

**Designed by HAOYU Electronics** 

www.PowerMCU.com www.MarsBoard.com

|   |              | TRONICS                      | HAOYU | YU Electronics |          |  |  |
|---|--------------|------------------------------|-------|----------------|----------|--|--|
| Γ | Title: CM    | -A10/A20                     |       |                |          |  |  |
| Γ | File: IN     | DEX                          |       |                | REV: 2.0 |  |  |
| Ī | Create Date: | Wednesday, December 25, 2013 |       | Page Num: 1    |          |  |  |
| г | Madic. Date. | Monday April 29 2            | 014   | Dogo T         | otali O  |  |  |

CPU<sub>1</sub> U1-1 AC4 AC8 AB5 AB7 AB8 AB4 AC3 SDQ0 SDQ1 SDQ[31:0] < SDQ[31:0] SDQ2 U1-2 SDQ3 DRAM-VCC VDD25-SATA VDD25-0-SATA SDOSBI3:0X SD05 VCC0-DRAM VDD12-SATA SDQ6 VCC1-DRAM VDD25-1-SATA M15 AC3 SDQ6

AA1 SDQ7

AC1 SDQ8

Y1 SDQ9 VCC2-DRAM VCC3-DRAM VDD12-0-SATA VDD12-1-SATA NWF#/SPI0\_MOSI/PC0 M22 M5 R5 T5 W5 NALE/SPI0\_MISO/PC1 SNALE SDQS[3:0] << AC1 Y1 SDQ9 SDQ10 AC2 SDQ11 VCC4-DRAM VCC5-DRAM NCLE/SPI0 CLK/PC2 HVP NCE1/PC3 NCE1# T13 AB2 SDQ11
AC2 SDQ12
W2 SDQ12
AB3 SDQ14
Y2 SDQ15
T2 SDQ16
N2 SDQ16
U2 SDQ18 NCE0# SDQM[3:0] << NCE0/PC4 VCC6-DRAM VCC-HDM W6 W7 NRE#/PC5 NRE# VCC7-DRAM NRB0/SDC2\_CMD/PC6 NRB1/SDC2\_CLK/PC7 VCC8-DRAM VCC9-DRAM CPUVDD NDQ0/SDC2\_D0/PC8 GND0 VDD0-CPU NDQ1/SDC2 D1/PC9 GND1 NDQ2/SDC2\_D2/PC10 VDD1-CPU GND2 NDQ3/SDC2\_D3/PC11 NDQ4/PC12 SDO18 VDD2-CPU GND3 H14 VDD3-CPU P1 SDQ18 T1 SDQ19 N5 J12 VDD3-CF0 VDD4-CPU VDD5-CPU GND4 U1 SDQ20 N1 SDQ21 SDQ22 NDQ5/PC13 NDQ6/PC14 GND5 GND6 NDQ7/PC15 NWP/PC16 GND7 M2 SDQ23 M21 VDD0-SYS GND8 J1 SDQ23 L1 SDQ24 H1 SDQ25 K2 SDQ26 L2 SDQ27 G2 SDQ28 NCE2/PC17 NCE3/PC18 VDD1-SYS VDD2-SYS GND9 M9 GND10 N10 K10 NCE4/SPI2\_CS0/PC19 NCE5/SPI2\_CLK/PC20 VDD3-SYS GND11 VDD4-SYS GND12 NCE6/SPI2\_MOSI/PC21 VDD5-SYS NCE7/SPI2\_MISO/PC22 SPI0\_CS0/PC23 VDD6-SYS VDD7-SYS GND14 K12 SDQ29 M1 SDQ29 SDQ30 SDQ31 R9 H2 SDU30 H3 SVREF0 Y5 SVREF1 AA8 SVREF2 AA6 SVREF3 AC5 SDQS0 AB1 SDQS1 AA2 SDQS1 AB1 SDQS1 F1 SDQS2# J2 SDQS2 J2 SDQS3 AC6 SDQS3# NDQS/PC24 VDD8-SYS GND16 CPU-REF << VDD9-SYS GND17 INTVDD GND18 M8 GND19 M1 VDD0-DLL VDD1-DLL GND20 M11 GND21 M12 VDD2-DLL VCC-3V3 GND22 VCC2-LVDS GND23 VCC1-LVDS VCC0-LVDS GND24 DRAM GND25 GND26 TS0\_CLK/CSI0\_PCLK/PE0 E23 H8 H9 VCC1 VCC1 VCC2 GND27 GND28 R12 TS0\_ERR/CSI0\_MCLK/PE1
TS0\_SYNC/CSI0\_HSYNC/PE2 CSI0-MCLK CSI0-HSYNC GND29 CSI0-VSYNC TS0\_DVLD/CSI0\_VSYNC/PE3 VCC3 GND30 TS0\_D0/CSI0\_D0/PE4 TS0\_D1/CSI0\_D1/PE5 VCC4 VCC5 GND31 TSO/CSIO CSI0-D1 CSI0-D2 GND32 B23 VCC-PA SCK-N SCK TS0\_D2/CSI0\_D2/PE6
TS0\_D3/CSI0\_D3/PE7 GND33 GND34 VCC0-PA VCC-PC SCKE TS0\_D4/CSI0\_D4/PE8 TS0\_D5/CSI0\_D5/PE9 CSI0-D4 VCC1-PA VCC0-PC GND35 CSI0-D5 CARD-VCC GND36 J19 VCC0-PC VCC1-PC VCC-PF TS0\_D6/CSI0\_D6/PE10 TS0\_D7/CSI0\_D7/PE11 CSI0-D6 GND37 CSI0-VCC GND38 CSI1-VCC N13 GND39 N14 VCC-PE VCC-PG GND40 GND41 P14 VDD3V3-TV GND42 VCC-2V5 VCC33-TVOUT W16 W17 VCC33-TVIN VDD25-TVIN TS1/CSI1 GND33-TVIN W18 GND44 AA18 TS1\_CLK/CSI1\_PCLK/SDC1\_CMD/PG0 E21 CSI1-MCLK TS1\_ERR/CSI1\_MLCK/SDC1\_CLK/PG1 TS1\_SYNC/CSI1\_HSYNC/SDC1\_D0/PG2 GND25-TVIN UVCC CSI1-HSYNC TS1\_DVLD/CSI1\_VSYNC/SDC1\_D1/PG3 -TS1\_D0/CSI1\_D0/SDC1\_D2/CSI0\_D8/PG4 -SCSI1-VSYNO VCC0-USB VCC1-USB ULVDD NC1 R14 × R16 × GND TS1\_D1/CSI1\_D1/SDC1\_D3/CSI0\_D9/PG5
TS1\_D2/CSI1\_D2/UART3\_TX/CSI0\_D10/PG6 CSI1-D1 VDD-USB TS1\_D3/CSI1\_D3/UART3\_RX/CSI0\_D11/PG7 D1! SCSI1-D3 A20 TS1\_D4/CSI1\_D4/UART3\_RTS/CSI0\_D12/PG8 C19 CSI1-D5 CSI1-D6 K4 SBA1 SBA2 SWE T3 SWE U3 SCAS T4 SCAS SCS0 AA6 SCS0 SWE SCAS SRAS SCS SRST SODT AA6 SCS0
AA5 SRST
ODT
SZQ
R8 SDDBG0
N8 SDDBG1
SADBG FRGA441C80P19X19 GND MarsBoard www.MarsBoard.com Title: CM-A10/A20 REV: 2.0 CPU1 Create Date: Wednesday, December 25, 2013 Page Num: 2 Modify Date: Monday, April 28, 2014 Page Total: 9

### DDR3-8BITX4 U2 K3 A0 L7 A1 L3 A1 L2 A4 L2 A4 L2 A4 A6 M8 A6 M2 A6 M9 A7 M9 A7 A10/AP K7 A11 A12 BCC B3 SDQ3 C7 SDQ2 C2 SDQ2 C8 SDQ2 E3 SDQ2 K3 L7 L3 K2 L8 L2 M8 M2 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 A0 A1 A2 A3 A4 DQ0 DQ1 DQ2 DQ3 DQ4 DQ5 DQ6 DQ7 C7 C2 C8 E3 E8 D2 E7 SDQ[31:0] SDQ[31:0] << SDOSBI3:01 A5 A6 A7 A8 SDOSBI3:0X N8 M3 A8 H7 A9 M7 A10/AP K7 A11 SDQM[3:0] SDOM[3:0] < SA[15:0] K7 A11 N3 A12/BC# A13 A14 A15 N7 A11 A12/BC# A13 A14 A15 SBA[2:0] DRAM-VCC DRAM-VCC DRAM-VCC DRAM-VCC A15 A2 A9 D7 G2 G8 A2 A9 D7 G2 G8 K1 K9 VDD1 VDD2 VDD3 VDD4 VDD5 VDD6 VDD7 B7 M/TDQS NF/TDQS VDD1 B7 M/TDQS NF/TDQS B7 DM/TDQS NF/TDQS VDD1 VDD1 B7 ★ A7 SCK-N VDD1 VDD2 VDD3 VDD4 VDD1 VDD2 VDD3 VDD4 DM/TDQS NF/TDQS VDD2 VDD3 VDD4 VDD5 VDD5 VDD6 VDD7 VDD7 VDD8 M9 VDD3 VDD4 G2 G8 C3 DQS DQS C3 D3 DQS DQS C3 D3 DQS DQS SCKE SWE SCAS SRAS SCS SRST VDD4 VDD5 VDD6 VDD7 VDD8 M9 VDD5 VDD6 VDD7 VDD8 SODT G1 M1 M9 SODT G1 M1 M9 G1 G1 M1 M9 M1 M9 ODT ODT ODT ODT VDD8 VDD9 VDD9 J2 K8 BA1 BA2 VDD9 VDD9 BAO BAO K8 BA0 BA1 B9 C1 E2 E9 K8 BA0 J3 BA1 B9 C1 E2 E9 B9 C1 E2 E9 K8 BA0 J3 BA1 B9 C1 E2 E9 VDDQ1 VDDQ2 VDDQ1 VDDQ1 VDDQ1 BA2 VDDQ2 VDDQ2 BA2 VDDQ2 BA2 RA2 VDDQ3 VDDQ3 G3 F3 CAS RAS VDDQ4 VDDQ4 G3 F3 RAS VDDQ4 VDDQ4 CAS H2 CS H2 CS H2 CS H2 CS F7 F7 F7 F7 G7 CK G7 CK G7 CK G7 CK DRAM-VCC G9 G9 SCKE G9 G9 CKE CKE CKE CKE H3 WE VSS1 A8 VSS2 B1 VSS3 D8 VSS4 F2 VSS5 F8 VSS6 VSS7 VSS8 L1 VSS9 L9 H3 WE H3 WE НЗ VSS1 VSS2 VSS3 VSS4 VSS5 VSS6 VSS7 VSS8 VSS9 A1 A8 B1 D8 F2 F8 J1 J9 WE VSS1 VSS2 VSS3 VSS4 VSS2 N2 N2 N2 N2 RESE1 RESET RESET RESET VSS3 VSS4 D8 F2 F8 J1 D8 F2 F8 J1 J9 **⊘**K-1% E1 VREFDQ VREFCA E1 J8 TC0402 VSS5 VSS6 VSS7 VSS8 VSS9 VREFDQ VSS5 VREFDQ R0402 VREFCA VREFCA VSS6 VSS7 VREFCA CPU-REF < DREF H8 H8 H8 H8 VSS8 VSS9 70 ZQ ZQ ZQ X A3 X F1 X F1 NC2 X F9 NC3 X H1 NC4 NC5 VSS10 VSS11 VSS10 VSS11 R6 A3 NC1 NC2 NC3 P9 H1 NC2 VSS10 VSS11 VSS10 VSS11 X F1 NC1 X F9 NC2 X H1 NC3 X H9 NC4 NC5 R7 240R-1% R0402 A3 × F1 × F9 × F9 × H1 × H9 × NC3 × H9 × NC5 R4 240R-1% R0402 R5 240R-1% R0402 N1 N9 **⊘**K-1% 104 N1 N9 N1 N9 C0402 R0402 B2 B2 B2 VSSQ1 VSSQ2 VSSQ3 VSSQ4 VSSQ5 VSSQ1 VSSQ2 VSSQ3 VSSQ4 VSSQ5 VSSQ1 VSSQ2 VSSQ3 VSSQ4 VSSQ5 VSSQ1 VSSQ2 VSSQ3 X H1 H9 NC4 NC5 B8 C9 D1 D9 B8 C9 D1 D9 B8 C9 GND GND GND GND VSSQ4 VSSQ5 DDR3x8 DDR3x8 DDR3x8 DDR3x8 GND GND R8 24R GND GND | C3 | NC-10pF | SCK-N | R9 | 24R | T | C0402 | DSCK-N | DRAM-VCC DRAM-VCC DRAM-VCC DRAM-VCC - C5 104 C6 104 C0402 . C4 1uF C7 C8 1uF . C9 104 C10 104 C13 C14 104 C17 C18 104 DRAM-VCC C11 C12 C15 C16 C19 T C0402 C20 10uF C21 1uF C22 104 C23 C24 104 GND C0402 C0402 C0402 C0402 GND GND GND GND DREF DREF DREF DREF C25 C26 C27 C28 104 C0402 104 C0402 104 C0402 104 C0402 를 GND GND GND www.MarsBoard.com MarsBoard Title: CM-A10/A20 DDR3 8bit x 4pcs REV: 2.0 Create Date: Sunday, April 13, 2014 Page Num: 4 Modify Date: Monday, April 28, 2014 Page Total: 9

## CPU<sub>2</sub>



| HAOYU Electronics                         |        |               |  |  |  |
|-------------------------------------------|--------|---------------|--|--|--|
| Title: CM-A10/A20                         |        |               |  |  |  |
| File: CPU2                                |        | REV: 2.0      |  |  |  |
| Create Date: Wednesday, December 25, 2013 | Page 1 | Page Num: 3   |  |  |  |
| Modify Date: Monday, April 28, 2014       | Page T | Page Total: 9 |  |  |  |





Create Date: Wednesday, December 25, 2013

Modify Date: Monday, April 28, 2014

Page Num: 6

Page Total: 9







If paste Intel, Toshiba, Samsung 2xnm TSOP Nand, NSR2=0R, NSR3=NC; Other NSR2=NC, NSR3=0R.



GND

eMMC-CMD





Note layout :Put the eMMC in TSOP48, producing two choose one..

GND





### **INTERFACE**









# Indicator

POWER Indicator



TX Indicator use for Debug



T1 T2 T3 T4
MARK MARK MARK MARK

