# Verification Continuum<sup>™</sup> Verdi<sup>®</sup> Python-Based NPI Netlist Model

Version V-2023.12-SP1, March 2024



# **Copyright and Proprietary Information Notice**

© 2024 Synopsys, Inc. This Synopsys software and all associated documentation are proprietary to Synopsys, Inc. and may only be used pursuant to the terms and conditions of a written license agreement with Synopsys, Inc. All other use, reproduction, modification, or distribution of the Synopsys software or the associated documentation is strictly prohibited.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the reader's responsibility to determine the applicable regulations and to comply with them.

#### Disclaimer

SYNOPSYS, INC., AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### **Trademarks**

Synopsys and certain Synopsys product names are trademarks of Synopsys, as set forth at <a href="https://www.synopsys.com/company/legal/trademarks-brands.html">https://www.synopsys.com/company/legal/trademarks-brands.html</a>.

All other product or company names may be trademarks of their respective owners.

#### Free and Open-Source Licensing Notices

If applicable, Free and Open-Source Software (FOSS) licensing notices are available in the product installation.

#### **Third-Party Links**

Any links to third-party websites included in this document are for your convenience only. Synopsys does not endorse and is not responsible for such websites and their practices, including privacy practices, availability, and content.

www.synopsys.com

|    | Customer Support                                | 9      |
|----|-------------------------------------------------|--------|
|    | Synopsys Statement on Inclusivity and Diversity | 0      |
| 1. | Introduction to Python Based NPI                | -<br>1 |
|    | Packages and Modules                            | 1      |
|    | Packages                                        | 1      |
|    | Modules                                         | 1      |
|    | Module Functions and Class Objects              | 2      |
|    | L0 Module Functions                             |        |
|    | L1 Module Functions                             |        |
|    | Class Objects                                   |        |
|    | User Interface and Use Flow                     |        |
|    | Environment and Library Setting:                | 2      |
| 2. | Module npisys                                   | 4      |
|    | Overview                                        | 4      |
|    | L0 APIs                                         | 4      |
|    | npisys.init( <i>pyArgvList</i> )                | 4      |
|    | npisys.load_design( <i>pyArgvList</i> )         | 4      |
|    | npisys.end()                                    | 5      |
| 3. | Python Based NPI Netlist Model                  | _<br>6 |
|    | Abstract                                        | 6      |
|    | NPI Options                                     | 7      |
|    | RTL Configurations                              | 7      |
|    | Quick Start                                     | 8      |
|    | Environment and library setting                 |        |
|    | Example                                         |        |
|    | Execution                                       | 0      |
|    | Result                                          | 0      |
|    | Demo Case for Documents                         | 1      |

| Design                                   |    |
|------------------------------------------|----|
| Library                                  | 23 |
| Properties and Enum                      | 25 |
| Classes                                  | 26 |
| ObjectType                               | 26 |
| class netlist. ObjectType                | 26 |
| FuncType                                 | 26 |
| <i>class</i> netlist. FuncType           |    |
| ValueFormat                              |    |
| class netlist.ValueFormat                |    |
| Property, Strings, and Integers          |    |
| InstHdl                                  |    |
| class netlist. InstHdl(cps_obj)          |    |
| scope_inst()                             |    |
| inst list()                              |    |
| net_list()                               |    |
| port_list()                              |    |
| instport list()                          |    |
| driver instport list()                   |    |
| load_instport_list()                     | 38 |
| type(get_enum=False)                     | 39 |
| name()                                   | 39 |
| full_name()                              | 39 |
| def_name()                               | 40 |
| lang_type( <b>get_enum=False</b> )       |    |
| cell_type( <b>get_enum=False</b> )       |    |
| inst_type(get_enum=False)                |    |
| power_cell_type( <i>get_enum=False</i> ) |    |
| src_info()                               |    |
| info()                                   |    |
| file()                                   |    |
| begin_line_no()                          |    |
| end_line_no()                            |    |
| is modport()                             |    |
| is intf connector()                      |    |
| is_intf_net()                            |    |
| entity name()                            |    |
| arch_name()                              |    |
| is_memory_cell()                         |    |
| is pad cell()                            |    |
| PinHdl                                   | 46 |

|     | class neurst.FinHai(cps_obj)       |      |
|-----|------------------------------------|------|
|     | scope_inst()                       | 49   |
|     | parent()                           | . 49 |
|     | index(index)                       |      |
|     | range( <i>left, right</i> )        |      |
|     | connected_pin()                    |      |
|     | connected_net()                    |      |
|     | driver_list()                      |      |
|     | load_list()                        |      |
|     | type( <b>get_enum=False</b> )      |      |
|     | name()                             |      |
|     | full_name()                        | 53   |
|     | info()                             |      |
|     | lang_type(get_enum=False)          | . 53 |
|     | port_type( <b>get_enum=False</b> ) | 54   |
|     | direction(get_enum=False)          | . 54 |
|     | size()                             |      |
|     | left()                             | .55  |
|     | right()                            | .55  |
|     | is_intf_type_port()                | . 55 |
|     | port_state(get_enum=False)         | .56  |
|     | port_order()                       |      |
|     | cond_annot()                       | .57  |
|     | table_lookup( <i>input_value</i> ) | . 57 |
|     | func()                             | .58  |
|     | x_func()                           | . 58 |
|     | three_state_func()                 | .59  |
|     | is_pg_pin()                        |      |
|     | is_std_cell_main_rail_pin()        |      |
|     | voltage_name()                     |      |
|     | pg_func()                          |      |
|     | switch_func()                      |      |
|     | is_pad()                           |      |
|     | related_power()                    |      |
|     | related_ground()                   | . 62 |
|     | power_down_func()                  | 62   |
|     | input_voltage_rng_max()            |      |
|     | input_voltage_rng_min()            | . 63 |
|     | output_voltage_rng_max()           | 63   |
|     | output_voltage_rng_min()           |      |
|     | ret_pin_class_name()               |      |
|     | is_always_on()                     | 64   |
| Net | Hdl                                | . 66 |
|     | class natlist NatHdl(cns. ohi)     | 66   |

| scope_inst()                                                    |           |
|-----------------------------------------------------------------|-----------|
| parent()                                                        | 69        |
| index( <i>index</i> )                                           | 69        |
| range( <i>left, right</i> )                                     |           |
| connected_pin_list()                                            | 70        |
| driver_list()                                                   | 70        |
| load list()                                                     |           |
| fan_in_reg_list(stop_at_pin=False, report_primary_port          |           |
| top scope name=None)                                            |           |
| fan_out_reg_list(stop_at_pin=False, report_primary_poi          | rt=False, |
| top_scope_name=None)                                            |           |
| to_sig_conn_list( <b>to_hdl, assign_cell=False</b> )            | 72        |
| slice_net_list()                                                |           |
| bundle_net_list()                                               |           |
| eq_net_list(assign_cell=False)                                  |           |
| type( <b>get enum=False</b> )                                   |           |
| name()                                                          |           |
| full name()                                                     |           |
| info()                                                          |           |
| lang_type( <i>get_enum=False</i> )                              |           |
| size()                                                          |           |
| left()                                                          |           |
| right()                                                         |           |
| is_signed()                                                     |           |
| is_generated()                                                  |           |
| is_instrumented()                                               |           |
| is_external_reference()                                         |           |
| is_literal()                                                    |           |
| value(value format= <valueformat.bin: 0="">)</valueformat.bin:> |           |
| actual_name_list( <b>full_name=True</b> )                       |           |
| LibHdl                                                          |           |
| class netlist.LibHdl(cps_obj)                                   |           |
| cell list()                                                     |           |
| type( <b>get_enum=False</b> )                                   |           |
| name()                                                          |           |
| full_name()                                                     |           |
| info()                                                          |           |
| path()                                                          |           |
|                                                                 |           |
| CellHdl                                                         |           |
| class netlist.CellHdl(cps_obj)                                  |           |
| scope_lib()                                                     |           |
| pin_list()                                                      |           |
| type( <b>get_enum=False</b> )                                   |           |
| name()                                                          | 83        |

| full_name()                              | 84    |
|------------------------------------------|-------|
| info()                                   | 84    |
| cell_type( <i>get_enum=False</i> )       | 84    |
| power_cell_type( <i>get_enum=False</i> ) | 85    |
| is_memory()                              | 85    |
| is_pad_cell()                            | 85    |
| CellPinHdl                               | 86    |
| scope_cell()                             | 87    |
| type( <b>get_enum=False</b> )            | 88    |
| name()                                   | 88    |
| full_name()                              | 88    |
| info()                                   | 89    |
| port_type( <i>get_enum=False</i> )       | 89    |
| direction( <i>get_enum=False</i> )       | 89    |
| size()                                   | 90    |
| left()                                   | 90    |
| right()                                  | 90    |
| func()                                   | 91    |
| x_func()                                 | 91    |
| three_state_func()                       | 91    |
| is_pg_pin()                              | 92    |
| is_std_cell_main_rail_pin()              | 92    |
| voltage_name()                           | 92    |
| pg_func()                                | 93    |
| switch_func()                            | 93    |
| is_pad()                                 | 93    |
| related_power()                          |       |
| related_ground()                         | 94    |
| power_down_func()                        |       |
| input_voltage_rng_max()                  | 95    |
| input_voltage_rng_min()                  |       |
| output_voltage_rng_max()                 |       |
| output_voltage_rng_min()                 |       |
| ret_pin_class_name()                     |       |
| is_always_on()                           | 96    |
| Public Functions                         | 97    |
| Get Handle by Full Hier Name             | 98    |
| netlist.get_inst( <i>name</i> )          |       |
| netlist.get_port( <i>name</i> )          |       |
| netlist.get instport( <i>name</i> )      |       |
| netlist.get_net( <i>name</i> )           |       |
| netlist.get actual net( <i>name</i> )    |       |
| Get Handle List from Top Scope           | . 100 |

| netlist.get_top_inst_list()                                       | 100 |
|-------------------------------------------------------------------|-----|
| netlist.get_top_lib_list()                                        | 100 |
| Connection                                                        | 100 |
| netlist.sig_to_sig_conn_list(from_hdl, to_hdl, assign_cell=False) | 100 |
| Hierarchy Tree Trv Callback Function                              | 101 |
| netlist.hier_tree_trv(scope_hier_name=None)                       | 101 |
| netlist.hier_tree_trv_register_cb(obj_type, cb_func, cb_data)     | 101 |
| netlist.hier_tree_trv_reset_cb()                                  | 102 |
| Tracing Callback Function                                         | 103 |
| netlist.register_cb(func_type, cb_func, cb_data)                  | 103 |
| netlist.reset_cb()                                                | 104 |
|                                                                   |     |

# **Preface**

The Python Based NPI Netlist Model User Guide provides convenient APIs to access netlist.

# **Customer Support**

For any online access to the self-help resources, you can refer to the documentation and searchable knowledge base available in SolvNetPlus.

To obtain support for your Verdi product, choose one of the following:

Open a case through SolvNetPlus.

Go to https://solvnetplus.synopsys.com/s/contactsupportand provide the requested information, including:

- Product L1 as Verdi
- Case Type

Fill in the remaining fields according to your environment and issue.

• Send an e-mail message to verdi support@synopsys.com.

Include product name (L1), sub-product name/technology (L2), and product version in your e-mail, so it can be routed correctly.

Your e-mail will be acknowledged by automatic reply and assigned a Case number along with Case reference ID in the subject (ref: ...:ref).

For any further communication on this Case via e-mail, send e-mail to verdi\_support@synopsys.com and ensure to have the same Case ref ID in the subject header or else it will open duplicate cases.

You can call for support at:

https://www.synopsys.com/support/global-support-centers.html

#### Note:

In general, we need to be able to reproduce the problem in order to fix it, so a simple model demonstrating the error is the most effective way for us to identify the bug. If that is not possible, then provide a detailed explanation of the problem along with complete error and corresponding code, if any/permissible.

# Synopsys Statement on Inclusivity and Diversity

Synopsys is committed to creating an inclusive environment where every employee, customer, and partner feels welcomed. We are reviewing and removing exclusionary language from our products and supporting customer-facing collateral. Our effort also includes internal initiatives to remove biased language from our engineering and working environment, including terms that are embedded in our software and IPs. At the same time, we are working to ensure that our web content and software applications are usable to people of varying abilities. You may still find examples of non-inclusive language in our software or documentation as our IPs implement industry-standard specifications that are currently under review to remove exclusionary language.

1

# Introduction to Python Based NPI

Python-Based NPI APIs support six models. They are as follows:

- Netlist
- Waveform
- Text
- Coverage
- Language
- · Waveform Writer

Each model have their own APIs to let you be able to traverse data objects and obtain objects' properties like the existing C-Based or Tcl-Based NPI APIs.

In this guide, the environment setting for using **Python-Based NPI APIs for Netlist** is demonstrated.

# **Packages and Modules**

This section describes the following topics:

# **Packages**

The Python-based NPI package name is "pynpi", and it is placed at \$VERDI\_HOME/share/NPI/python.

#### **Modules**

There are seven modules inside the "pynpi" package: npisys, lang, netlist, text, cov waveform and waveformw. The first module, npisys, is the system model for initialization, loading design and exit. The other modules represent language model, netlist model, text model, coverage model, wave model and waveform writer model respectively

# **Module Functions and Class Objects**

This section describes the following topics:

#### **L0 Module Functions**

Every module provides some L0 (level 0) functions to let you get the class objects. These functions return a class object or a list of class objects, and they follow the specification of the existing L0 APIs provided in C or Tcl.

## **L1 Module Functions**

Similar to L0 module functions, every module also provides some L1 (level 1) functions to let you get advanced information based on the results obtained by L0 module functions. These functions follows the specification of the existing L1 APIs provided in C or Tcl.

## **Class Objects**

The class object is similar to the so-called handle in NPI C APIs. The most difference is that some basic L0 APIs in C and Tcl will become class method function. These L0 APIs are usually to get integer value, string value, 1-to-1 method to get a handle, and 1-to-many method to get handle iterator.

## **User Interface and Use Flow**

This chapter describes the user interface and use flow for Python-Based NPI APIs.

# **Environment and Library Setting:**

The python library setting flow of using Python-Based NPI APIs contains four parts:

- 1. Check your Python's version:
  - Python-Based NPI APIs need the Python version greater than 3.6.0.
- 2. Environment setting for "VERDI\_HOME" is required for Python-based NPI. Ensure that you set it up before running program.
- 3. Add python library path into your python code before loading Python-Based NPI by the following commands:

```
rel_lib_path = os.environ['VERDI_HOME'] + '/share/NPI/
python'
```

```
sys.path.append(os.path.abspath(rel lib path))
```

4. Import module "npisys" for using the function of NPI initialization and exit from pynpi package.

```
from pynpi import npisys
```

5. Import the module you need from pynpi package. For example, if you want to use netlist model, you can import the module as follows:

```
from pynpi importnetlist
```

6. Note that initialization function <code>npisys.init()</code> must be called before writing your code by using any other modules. Besides,<code>npisys.end()</code> should be called after finishing your code. Following is a simple example to demonstrate how to use netlist model by Python-Based NPI APIs.

Python program to use NPI netlist model: (demo.py)

C shell script to setup environment and execute Python program on 64-bit machine:

```
(run_demo)
```

```
#!/bin/csh -f
# Setup your $VERDI_HOME here
setenv VERDI_HOME [YOUR_VERDI_HOME_PATH]
# run the python program
# - Input arguments depend on your program design
# - If loading design is required, you can pass the options like
./demo.py -sv demo.v
```

To run the example, put the above files in the same directory and execute the C shell script run demo.

#### ./run\_demo

# 2

# Module npisys

#### **Overview**

Module npisys is for setting Python-based NPI. You must call npisys.init() before using any other NPI modules and call npisys.end() after using any other NPI modules.

#### L<sub>0</sub> APIs

Following are the public L0 APIs for system module:

# npisys.init(pyArgvList)

System initialization for Python-Based NPI.

Parameters: pyArgList (str list) – input argument list, for example, sys.argv

**Returns**: Return 1 if successful. Otherwise, return 0.

Return type: int

Example:

>>>npisys.init(sys.argv)

# npisys.load\_design(pyArgvList)

Load design for Python-Based NPI.

Parameters: pyArgList (str list) – input argument list. For example, sys.argv

Returns: Return 1 if successful. Otherwise, return 0.

Return type: int

Example:

>>>npisys.load design(sys.argv)

# npisys.end()

Clean NPI-related settings and data.

Parameters: none

Returns: Return 1 if successful. Otherwise, return 0.

Return type: int

Example:

>>>npisys.end()

# 3

# **Python Based NPI Netlist Model**

This section describes about the following topics:

- Abstract
- NPI Options
- RTL Configurations
- Quick Start
- · Demo Case for Documents
- · Properties and Enum
- Classes
- · Public Functions

## **Abstract**

This module allows you to traverse designs from netlist perspective. The netlist is obtained from the Verdi inference database, which can be regarded as the results of technology-independent non-optimized synthesis results.

In netlist model, a design only consists of four kinds of objects: instance, port, instance port, and net.

Figure 1 Netlist Instance



If you import design with symbol libraries, then there will be three other kinds of objects: library, cell, and cell pin. The connectivity relationship is provided along with Classes.

# **NPI Options**

The NPI options and its description is given in the following table:

| NPI Options                                                               | Description                                                                                                                 |
|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| -npi_nl_rtl_opt<br><rtl_configurations></rtl_configurations>              | Specify the RTL Configurations.  Default: "DetailRTL+DetailMux+GenBlock".                                                   |
| -npi_nl_rtl_level<br><level></level>                                      | Specify the RTL inference level (DetailLevel). Default: 100                                                                 |
| -npi_nl_symlib<br><sym_libs><br/><sym_libpaths></sym_libpaths></sym_libs> | Specify the symbol library name and path. Multiple library names and paths can be separated by space or colon(:) character. |

Symbol library name and path can also set by using the following environment:

```
>>> setenv NOVAS_LIBS demo_lib
>>> setenv NOVAS LIBPATHS ./symlibs
```

Set the NPI options in the command as follows:

```
>>> ./example.py -dbdir simv.daidir -npi_nl_rtl_opt DetailRTL+DetailMux+GenBlock
```

# **RTL Configurations**

The NPI options and its description is given in the following table:

| NPI Options | Description                                                                                                         |
|-------------|---------------------------------------------------------------------------------------------------------------------|
| DetailRTL   | If set, instances are inferred in detailed view.                                                                    |
| DetailMux   | If set, unintended latches is extracted as MUX. This works only when DetailRTL is set.                              |
| RecogFSM    | If set, FSM recognition applies to the inferred objects.                                                            |
| GenBlock    | If set, the generate block at the architecture level is expanded. Therefore, the individual instances ise inferred. |

| NPI Options      | Description                                                                                                                                                              |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| InferenceLibCell | If set, cells with `celldefine/`endcelldesign, or imported with the -v or -y options, is recognized as modules. Works only when the symbol libraries does not exist.     |
| RecogMem         | If set, the memory block at the architecture level is expanded. Therefore, the individual instances are inferred. There is no effect when the block is at the RTL level. |

## **Quick Start**

This section describes the following chapters:

# **Environment and library setting**

1. Add python library path using the following commands:

```
rel_lib_path = os.environ["VERDI_HOME"] + "/share/NPI/
python"
sys.path.append(os.path.abspath(rel lib path))
```

2. Import npisys to use the function of NPI initialization and exit.

Import netlist to use the APIs of Waveform Model.

```
from pynpi import npisys
from pynpi import netlist
```

3. If there exists any error in LD\_LIBRARY\_PATH, add \$VERDI\_HOME/share/NPI/lib/linux64 and

```
"$VERDI_HOME/platform/linux64/bin" to LD_LIBRARY_PATH:
os.environ['LD_LIBRARY_PATH'] =
os.environ['VERDI_HOME']+'/share/NPI/lib/
linux64:'+os.environ['VERDI_HOME']+'/platform/linux64/
bin:'+os.environ['LD_LIBRARY_PATH']
```

# **Example**

example.v

```
module top(clk, win, wout);
input clk, win;
output reg wout;
reg w1;
reg w2;
```

```
always@(posedge clk) begin
   w1 \le win;
   end
   M inst(w1, w2);
   always@(posedge clk) begin
   wout<=w2;
   end
  endmodule
  module M (a, b);
  input a;
  output b;
   assign b = !a;
  endmodule

    example.py

  import sys
  import os
  rel lib path = os.environ["VERDI HOME"] + "/share/NPI/python"
  sys.path.append(os.path.abspath(rel lib path))
  from pynpi import npisys
  from pynpi import netlist
  def trace rec(hdl, indent, cb, visited set):
   if inden\bar{t} > 10:
   return
   for i in range(indent):
   print(' ', end = '')
   print(f'{hdl.type()}, {hdl.full name()}')
   if hdl in visited set:
   visited_set.add(hdl)
   inst hdl = hdl.scope inst()
   cell type = inst hdl.cell type()
  if cell type == 'npiNlFlipFlopCell':
   cb[inst hdl]=hdl
   print(f'--- Hit register: {inst hdl.full name()}')
   return
   driver list = hdl.driver list()
   indent += 1
   for sub hdl in driver list:
   trace rec(sub hdl, indent, cb, visited set)
  def cb func net obj(hdl, cb):
   print(f'Trace from: {hdl.info()}')
   visited set = set()
```

```
driver list = hdl.driver list()
 indent = 1
 for sub hdl in driver list:
 trace rec(sub hdl, indent, cb, visited set)
 print('')
# main
if name == ' main ':
if ((not npisys.init(sys.argv)) or (not
npisys.load design(sys.argv))):
print('Please load design!')
 orig_stdout = sys.stdout
 f = open('npiNlExample.log', 'w')
 sys.stdout = f
 register dict = {}
 netlist. hier tree trv register cb (netlist. Object Type. DECL NET,
cb_func_net_obj, register_dict)
 netlist.hier tree trv()
 print(f'Total < register, pin > pair found:
{len(register_dict)}')
 print(f' {register_dict}')
 sys.stdout = orig stdout
 res = npisys.end()
 f.close()
```

#### **Execution**

```
>>> example.py -sv example.v -npi_nl_rtl_opt
DetailRTL+DetailMux+GenBlock
```

#### Result

npiNlExample.log

```
Trace from: npiNlDeclNet, top.clk
  npiNlPort, top.clk

Trace from: npiNlDeclNet, top.w1
  npiNlInstPort, top.top:Always0#Always0:7:9:Reg.ROH_w1

--- Hit register: top.top:Always0#Always0:7:9:Reg

Trace from: npiNlDeclNet, top.w2
  npiNlInstPort, top.inst.b
   npiNlPort, top.inst.b
   npiNlInstPort, top.inst.M:Always0#SigTap0:21:21:NotRedu.OL_b
   npiNlInstPort, top.inst.M:Always0#SigTap0:21:21:NotRedu.IH_a
   npiNlPort, top.inst.a
```

```
npiNlInstPort, top.inst.a
       npiNlInstPort, top.top:Always0#Always0:7:9:Reg.ROH w1
--- Hit register: top.top:Always0#Always0:7:9:Reg
Trace from: npiNlDeclNet, top.win
  npiNlPort, top.win
Trace from: npiNlDeclNet, top.wout
  npiNlInstPort, top.top:Always1#Always1:13:15:Reg.ROH wout
--- Hit register: top.top:Always1#Always1:13:15:Reg
Trace from: npiNlDeclNet, top.inst.a
  npiNlPort, top.inst.a
   npiNlInstPort, top.inst.a
   npiNlInstPort, top.top:Always0#Always0:7:9:Reg.ROH w1
--- Hit register: top.top:Always0#Always0:7:9:Reg
Trace from: npiNlDeclNet, top.inst.b
  npiNlInstPort, top.inst.M:Always0#SigTap0:21:21:NotRedu.OL b
   npiNlInstPort, top.inst.M:Always0#SigTap0:21:21:NotRedu.IH a
    npiNlPort, top.inst.a
     npiNlInstPort, top.inst.a
      npiNlInstPort, top.top:Always0#Always0:7:9:Reg.ROH w1
--- Hit register: top.top:Always0#Always0:7:9:Reg
Total < register, pin > pair found: 2
  {InstHdl('npiNlInst', 'top.top:Always0#Always0:7:9:Reg'):
    PinHdl('npiNlInstPort',
'top.top:Always0#Always0:7:9:Reg.ROH w1'),
    InstHdl('npiNlInst', 'top.top:Always1#Always1:13:15:Reg'):
     PinHdl('npiNlInstPort',
'top.top:Always1#Always1:13:15:Reg.ROH wout')}
```

#### **Demo Case for Documents**

For all document of functions, netlist uses the following design and library file as example:

# Design

#### demo.v

```
`timescale 1 ns / 1ns
typedef logic [7:0] ubyte;
interface pram_intf;
logic VMA;
logic R_W;
ubyte addr;
wire [7:0] data;
wire w1;
```

```
modport master(output VMA, R W, addr, inout data);
 modport slave (input VMA, R_W, addr, inout data);
endinterface
module top(clk, win, b, c, a);
 input clk, win, b, c;
 reg reg1, reg2, reg3;
 output a;
 wire signed [3:0] wout, wa, wb, wc;
 wire [0:3] wd;
 wire [1:3] we;
 wire [2:1] wf;
 wire [1:0] a, b;
 wire [6:0] c;
 wire [2:0] d;
 wire e, f, g, h, i, w, x, y, z;
 assign c = \{2'b01, 3'b011, a\};
 assign d = 3 bx01;
 assign wc = \{a,b\};
 assign we = wf;
 assign wd = wc;
 M m1(wout, wa, wb, wa);
 demo_mux m2();
 pram_intf m3();
demo_func m4();
 level_shifter m5(e, f, g, h);
 ret cell m6(i, g, h);
 udp mux2 mux(w, x, y, z);
 assign a = reg1 & b;
 assign a = reg2;
 assign a = reg3 \mid c;
 always@(posedge clk) begin
 reg1<=win;
 reg2<=win;
reg3<=win;
 end
 demo_ext_ref m7();
endmodule
module M (out, a, b, c);
 output reg [3:0] out, c;
 input [3:0] a, b;
wire signed [3:0] a, b;
 wire clk;
 always @(posedge clk) begin
 out = a \mid b;
 end
 assign c = a;
endmodule
module demo func();
```

```
wire a, b, c, d;
 andd i andd(a, b, c, d);
endmodule
module demo mux;
reg sel, r\overline{1}, r2, r3;
 wire w1 = (sel) ? r1: r2; // npiNlMuxCell
 always @(sel) begin // npiNlMuxCell
 if (sel) r3 = r1;
 else r3 = r2;
 end
endmodule
primitive udp mux2 (out, in0, in1, sel);
output out;
 input in0, in1, sel;
 table
// in0 in1 sel : out
  1 ? 0 : 1 ;
  0 ? 0 : 0 ;
  ? 1 1 : 1 ;
  ? 0 1 : 0 ;
  0 \ 0 \ x : 0 ;
  1 \ 1 \ x : 1 ;
  endtable
endprimitive // udp mux2
module demo ext ref ();
assign top.a = 2'b1;
endmodule
```

# Library

#### demo lib.lib:

```
pad cell : "true";
 pg pin(VDD) {
    direction : input;
    voltage name : VDD;
    pg type : primary power;
    std_cell_main_rail : true;
    pg function : "VSS";
    switch function : "VDD + VSS";
pg pin(VSS) {
  direction : output;
  voltage_name : VSS;
 pg type : primary ground;
area:1;
pin (A) {
 direction : input;
 related_power_pin : VDD;
 related ground pin : VSS;
  input voltage range (0.7, 0.9);
}
pin (B) {
  direction : output;
  related_power_pin : VDD;
  related ground pin : VSS;
  function : "A";
  power_down_function : "!VDD + VSS";
  is pad : "true" ;
  output voltage range (1.1, 1.3)
}
cell(ret cell) {
  retention_cell : my_ret_cell;
pg pin(VDD) {
 voltage name : VDD;
pg_type : primary_power;
pg pin(VSS) {
 voltage_name : VSS;
  pg_type : primary_ground;
pin (RETN) {
  direction : input;
  related power pin : VDD;
  related_ground_pin : VSS;
  always on : true;
  retention pin (save restore, "1");
```

#### To compile demo lib.lib++:

```
>>> mkdir symlib
>>> syn2SymDB -o demo_lib demo_lib.lib
>>> mv demo_lib.lib++ ./symlib
```

#### To run an test.py with compiled line and design:

```
>>> test.py -sv demo.v -npi_nl_rtl_opt DetailRTL+DetailMux+GenBlock
-npi_nl_symlib demo_lib ./symlib

Or,
>>> setenv NOVAS_LIBS demo_lib
>>> setenv NOVAS_LIB_PATHS ./symlib
>>> test.py -sv demo.v -npi nl rtl opt DetailRTL+DetailMux+GenBlock
```

# **Properties and Enum**

All objects have the following common properties:

1. type: It shows the type of the netlist handle.

A InstHdl object's type is ObjectType.INST.

A PinHdl object's type can be [ ObjectType.PORT, ObjectType INSTPORT ] based on its role, or [ ObjectType.PSEUDO\_PORT, ObjectType.PSEUDO\_INSTPORT] when it's part-selected.

A NetHdl object's type can be [ObjectType.DECL\_NET, ObjecObjectType.CONCAT\_NET, ObjectType.SLICE\_NET] based on its declaration in design, or ObjectType.PSEUDO NETwhen it's part-selected.

A LibHdl object's type is ObjectType.LIBObjectType.LIB.

A CellHdl object's type is ObjectType.CELL.

A CellPinHdl object's type is ObjectType.CELLPIN.

- name and full\_name: the short name and full hierarchical name for the handle.
- 3. **info**: the infomation string of a InstHdl in style "type, full\_name, src\_info." And "type, full\_name" for handle of other classes.

A property of handle might return an integer or a string. If the property supports both integer and string, the option get\_enum is used to control the output format.

For example, property lang type defined by the following syntax:

```
def lang type(self, get enum=False)
```

An exception is the property type, it returns an IntEnum of class netlist. ObjectType when get enum set True.

All the property strings and integer are listed in: Property, Strings, and Integers.

## **Classes**

All classes with properties and relationships between objects are listed below:

# ObjectType

# class netlist. ObjectType

Object type of netlist handles. Used in return value of type of each handle class and argument in hier\_tree\_trv().

```
INST = 1

PORT = 2

INSTPORT = 3

DECL_NET = 4

CONCAT_NET = 5

SLICE_NET = 6

PSEUDO_PORT = 8

PSEUDO_INSTPORT = 9

PSEUDO_NET = 10

LIB = 11

CELL = 12

CELLPIN = 13
```

# **FuncType**

# classnetlist. FuncType

Function type used in register\_cb()..

```
SIG_TO_SIG = 0
```

Apply to - sig to sig conn list() aand NetHdl.to sig conn list().

$$FAN_IN = 1$$

$$FAN_OUT = 2$$

## **ValueFormat**

## class netlist. Value Format.

Value string format used in NetHdl.value().

BIN = 0

OCT = 1

HEX = 2

**DEC** = 3

# **Property, Strings, and Integers**

For InstHdl.lang\_type(), PinHdl.lang\_type(), and NetHdl.lang\_type():

| string             | integer |
|--------------------|---------|
| npiNlSystemVerilog | 1       |
| npiNIVHDL          | 2       |
| npiNISPICE         | 3       |

For InstHdl.cell\_type(), and CellHdl.cell\_type():

| string       | integer | comment |
|--------------|---------|---------|
| npiNINegCell | 1       |         |
| npiNlNotCell | 2       |         |
| npiNlAndCel  | 3       |         |
| npiNlOrCell  | 4       |         |
| npiNlXorCell | 5       |         |

| string                | integer | comment |
|-----------------------|---------|---------|
| npiNlNandCell         | 6       |         |
| npiNlNorCell          | 7       |         |
| npiNIXNorCell         | 8       |         |
| npiNlAndReduCell      | 9       |         |
| npiNlOrReduCell       | 10      |         |
| npiNIXorReduCell      | 11      |         |
| npiNlNandReduCell     | 12      |         |
| npiNlNorReduCell      | 13      |         |
| npiNIXNorReduCell     | 14      |         |
| npiNlAdderCell        | 15      |         |
| npiNlMulCell          | 16      |         |
| npiNlSubCell          | 17      |         |
| npiNIDivCell          | 18      |         |
| npiNIModCell          | 19      |         |
| npiNIEqCompCell       | 20      |         |
| npiNlNotEqCompCell    | 21      |         |
| npiNlGreateCompCell   | 22      |         |
| npiNlGreateEqCompCell | 23      |         |
| npiNlLessCompCell     | 24      |         |
| npiNILessEqCompCell   | 25      |         |
| npiNlShiftLeftCell    | 26      |         |
| npiNlShiftRightCell   | 27      |         |
| npiNlSlaCell          | 28      |         |
| npiNlSraCell          | 29      |         |
| npiNIRolCell          | 30      |         |

| string                 | integer | comment                               |
|------------------------|---------|---------------------------------------|
| npiNlRorCell           | 31      |                                       |
| npiNIRemCell           | 32      |                                       |
| npiNlAbsCell           | 33      |                                       |
| npiNIExpCell           | 34      |                                       |
| npiNILogAndCell        | 35      |                                       |
| npiNILogOrCell         | 36      |                                       |
| npiNlBufCell           | 37      |                                       |
| npiNINonSynCell        | 38      |                                       |
| npiNlCounterCell       | 39      |                                       |
| npiNlComboCell         | 40      |                                       |
| npiNlMacroCell         | 41      |                                       |
| npiNlTriBufCell        | 42      |                                       |
| npiNlTriCell           | 43      |                                       |
| npiNIFlipFlopComboCell | 44      | Belongs to register                   |
| npiNIFlipFlopCell      | 45      | Belongs to register                   |
| npiNlLatchComboCell    | 46      | Belongs to register                   |
| npiNlLatchCell         | 47      | Belongs to register                   |
| npiNIMosCell           | 48      |                                       |
| npiNlExternalRamCell   | 49      | Belongs to register                   |
| npiNIMuxCell           | 50      |                                       |
| npiNlAssignCell        | 51      |                                       |
| npiNIOpCell            | 52      |                                       |
| npiNIFSMCell           | 53      | Belongs to register                   |
| npiNlInitCell          | 54      |                                       |
| npiNIEQCell            | 55      |                                       |
|                        |         | · · · · · · · · · · · · · · · · · · · |

| string                 | integer | comment |
|------------------------|---------|---------|
| npiNlInfLatchCell      | 56      |         |
| npiNlTranCell          | 57      |         |
| npiNlGateClkCell       | 58      |         |
| npiNlEncoderCell       | 59      |         |
| npiNIAOICell           | 60      |         |
| npiNIOAICell           | 61      |         |
| npiNlUnsignedCell      | 62      |         |
| npiNlMinusCell         | 63      |         |
| npiNlBusKeeperCell     | 64      |         |
| npiNlBiDirectionCell   | 65      |         |
| npiNlMinimumCell       | 66      |         |
| npiNlMaximumCell       | 67      |         |
| npiNlCondConvCell      | 68      |         |
| npiNlMatchingEqCell    | 69      |         |
| npiNlMatchingNotEqCell | 70      |         |
| npiNlMatchingGtCell    | 71      |         |
| npiNlMatchingGtEqCell  | 72      |         |
| npiNlMatchingLsCell    | 73      |         |
| npiNlMatchingLsEqCell  | 74      |         |
| npiNINMosCell          | 75      |         |
| npiNIPMosCell          | 76      |         |
| npiNIDiodeCell         | 77      |         |
| npiNINPNCell           | 78      |         |
| npiNIPNPCell           | 79      |         |
| npiNINJFCell           | 80      |         |
|                        |         |         |

| string                | integer | comment         |
|-----------------------|---------|-----------------|
| npiNIPJFCell          | 81      |                 |
| npiNIResCell          | 82      |                 |
| npiNlCapCell          | 83      |                 |
| npiNlIndCell          | 84      |                 |
| npiNIVoltageSource    | 85      |                 |
| npiNlCurrentSource    | 86      |                 |
| npiNIVCVSource        | 87      |                 |
| npiNIVCCSource        | 88      |                 |
| npiNICCVSource        | 89      |                 |
| npiNICCCSource        | 90      |                 |
| npiNlInstrumentedCell | 91      |                 |
| npiNlClockBlockCell   | 92      |                 |
| npiNIModuleCell       | 999     | Module Instance |

# For InstHdl.inst\_type():

| string                 | integer |
|------------------------|---------|
| npiNlHierInst          | 1       |
| npiNIRTLInst           | 2       |
| npiNISymbolLibl<br>nst | 3       |
| npiNIFSMInst           | 4       |
| npiNIUDPInst           | 5       |

# For InstHdl.power\_cell\_type(), and CellHdl.power\_cell\_type():

| string              | integer |
|---------------------|---------|
| npiNIPowerUndefCell | 1       |

| string                 | integer |
|------------------------|---------|
| npiNIPowerISOCell      | 2       |
| npiNIPowerRETCell      | 3       |
| npiNIPowerSwitchCell   | 4       |
| npiNlPowerAlwaysOnCell | 5       |
| npiNIPowerSwitchCell   | 6       |
| npiNIPowerSRSNCell     | 7       |
| npiNIPowerSPACell      | 8       |
| npiNIPowerBMuxCell     | 9       |
| npiNIPowerRPTRCell     | 10      |
| npiNIPowerPADCell      | 11      |

# For PinHdl.port\_type(), and CellPinHdl.port\_type():

| string               | integer |
|----------------------|---------|
| npiNIDataPort        | 1       |
| npiNIClockPort       | 2       |
| npiNISyncSetPort     | 3       |
| npiNlSyncResetPort   | 4       |
| npiNlAsyncSetPort    | 5       |
| npiNlAsyncResetPort  | 6       |
| npiNlControlPort     | 7       |
| npiNlTriEnablePort   | 8       |
| npiNlComboOutputPort | 9       |
| npiNITriOutputPort   | 10      |
| npiNlLatchedPort     | 11      |
| npiNIRegisteredPort  | 12      |

| string                 | integer |
|------------------------|---------|
| npiNIFSMControlPort    | 13      |
| npiNIFSMOutputPort     | 14      |
| npiNINotifyPort        | 15      |
| npiNIPrimaryPowerPort  | 16      |
| npiNlBackupPowerPort   | 17      |
| npiNIInternlPowerPort  | 18      |
| npiNIPrimaryGroundPort | 19      |
| npiNlBackupGroundPort  | 20      |
| npiNlInternlGroundPort | 21      |
| npiNllsoEnbPort        | 22      |
| npiNllsoDataPort       | 23      |
| npiNlLvsEnbPort        | 24      |
| npiNlLvsDataPort       | 25      |
| npiNISwtPort           | 26      |
| npiNllnferLatchPort    | 27      |
| npiNlPunchPort         | 28      |

# For PinHdl.port\_type(), and CellPinHdl.direction()

| string      | integer |
|-------------|---------|
| npiNlInput  | 1       |
| npiNlOutput | 2       |
| npiNllnout  | 3       |

#### InstHdI

Figure 2 Object diagram



# class netlist. InstHdl(cps\_obj)

InstHdl includes two types: module instance and primitive instance.

#### Module Instance:

A module reference in the design that serves as a container for sub instance, port, instance port, and net objects.

## • Primitive Instance:

Denotes the minimum design unit. It is used to represent low-level logic gates and switches with specific cell functions. For example, npiNlAndCell, npiNlFSMCell, and npiNlBufCell.

You can query a InstHdl by public functions, either by *get\_inst()*, or traverse by *get\_top\_inst\_list()* get\_top\_inst\_list(), and *InstHdl.inst\_list()*.

## 1-1 Method

| scope_inst() | Get upper scope instance handle. |  |
|--------------|----------------------------------|--|
|--------------|----------------------------------|--|

## 1-m Method

| inst_list()            | Get internal instance handles defined in/inferences from the instance in list. |
|------------------------|--------------------------------------------------------------------------------|
| net_list()             | Get net handles defined in/inferences from the instance in list.               |
| port_list()            | Get port handles defined in the instance in list.                              |
| instport_list()        | Get instport handles defined in the instance in list.                          |
| driver_instport_list() | Get input/inout instport handles defined in the primitive instance in list.    |
| load_instport_list()   | Get output/inout instport handles defined in the primitive instance in list.   |

# **General Properties**

| type(get_enum=Fal se)         | The type string/enum.                                                                                              |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------|
| name()                        | The short name string.                                                                                             |
| full_name()                   | The full hierarchical name string.                                                                                 |
| def_name()                    | The definition name (Module name) of the instance                                                                  |
| lang_type(get_enum=<br>False) | The language type string/int.                                                                                      |
| cell_type(get_enum=<br>False) | The cell type string/int.                                                                                          |
| inst_type(get_enum=<br>False) | The instance type string/int.                                                                                      |
| src_info()                    | The multiple source information in style: { File1 : BeginLineNo1 : EndLineNo1} {File2 : BeginLineNo2 : EndLineNo2} |
| info()                        | The infomation string in style: type, full_name, src_info.                                                         |
| file()                        | File path where the instance exists.                                                                               |

| begin_line_no()     | The begin line number in the file where the instance exists.                              |
|---------------------|-------------------------------------------------------------------------------------------|
| end_line_no()       | The end line number in the file where the instance exists.                                |
| is_interface()      | Whether the instance is inferred from a SystemVerilog interface.                          |
| is_modport()        | Whether the instance is inferred from a SystemVerilog modport.                            |
| is_intf_connector() | Whether the instance is inferred to connect the modport net and the whole interface port. |
| is_intf_net()       | Whether the instance is inferred from a net of SystemVerilog interface.                   |

## **Properties of VHDL design**

| entity_name() | The entity name of the VHDL instance.    |
|---------------|------------------------------------------|
| arch_name()   | The architecture name of VHDL instances. |

# Properties of library cell

| power_cell_type(get_<br>enum=False) | The power cell type string/int inferred from library.                          |
|-------------------------------------|--------------------------------------------------------------------------------|
| is_memory_cell()                    | Whether the instance's corresponding cell has memory() definition in library.  |
| is_pad_cell()                       | Whether the instance's corresponding cell has set the attribute pad_cell true. |

# scope\_inst()

Get upper scope instance handle.

Parameters: None.

**Returns**: The handle of upper scope.

Return type: InstHdl

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").scope_inst()}')
InstHdl('npiNlInst', 'top')
```

### inst\_list()

Get internal instance handles defined in/inferenced from the instance in list.

Only module instance has sub instances inside.

Parameters: None.

**Returns**: The list of internal sub instance handles.

Return type: list

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").inst_list()}')
[InstHdl('npiNlInst', 'top.m1.M:Always0#SigTap0:58:58:Assignment'),
InstHdl('npiNlInst', 'top.m1.M:Always1#Always0:55:57:Or'),
InstHdl('npiNlInst', 'top.m1.M:Always2#Always0:55:57:Reg')]
```

### net\_list()

Get net handles defined in/inferenced from the instance in list.

#### Note:

Only module instance has nets inside.

Parameters: None.

**Returns**: The list of internal net handles.

Return type: list

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").net_list()}')
[NetHdl('npiNlDeclNet', 'top.m1.GEN0_out[3:0]'),
NetHdl('npiNlDeclNet', 'top.m1.a[3:0]'),
NetHdl('npiNlDeclNet', 'top.m1.b[3:0]'), NetHdl('npiNlDeclNet',
'top.m1.c[3:0]'),
NetHdl('npiNlDeclNet', 'top.m1.clk'), NetHdl('npiNlDeclNet',
'top.m1.out[3:0]')]
```

# port\_list()

Get port handles defined in the instance in list.

#### Note:

Only module instance has ports inside.

Parameters: None.

**Returns**: The list of internal port handles.

#### Return type: list

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").port_list()}')
[PinHdl('npiNlPort', 'top.m1.a[3:0]'), PinHdl('npiNlPort',
'top.m1.b[3:0]'),
PinHdl('npiNlPort', 'top.m1.c[3:0]'), PinHdl('npiNlPort',
'top.m1.out[3:0]')]
```

### instport\_list()

Get instport handles defined in the instance in list.

Parameters: None.

**Returns**: The list of instport handles.

Return type: list

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").instport_list()}')
[PinHdl('npiNlInstPort', 'top.m1.a[3:0]'), PinHdl('npiNlInstPort',
'top.m1.b[3:0]'),
PinHdl('npiNlInstPort', 'top.m1.c[3:0]'), PinHdl('npiNlInstPort',
'top.m1.out[3:0]')
```

# driver\_instport\_list()

Get input/inout instport handles defined in the primitive instance in list.

#### Note:

Only primitive instance has driver instports defined.

Parameters: None.

**Returns**: The list of driver instport handles.

Return type: list

#### **Examples:**

```
>>> print(f'{netlist.get_inst("top.top:Always7#SigOp7:41:41:Or").
driver_instport_list()}')
[PinHdl('npiNlInstPort',
'top.top:Always7#SigOp7:41:41:Or.IH_c[6:0]'),
PinHdl('npiNlInstPort', 'top.top:Always7#SigOp7:41:41:Or.IH_reg3')]
```

# load\_instport\_list()

Get output/inout instport handles defined in the primitive instance in list.

#### Note:

Only primitive instance has load instports defined.

Parameters: None.

**Returns**: The list of load instport handles.

Return type: list

#### Examples:

```
>>> print(f'{netlist.get_inst("top.top:Always7#SigOp7:41:41:Or").
load_instport_list()}')
[PinHdl('npiNlInstPort',
'top.top:Always7#SigOp7:41:41:Or.OH a[1:0]')]
```

### type(get\_enum=False)

The type string/enum.

Parameters: get\_enum (bool) – Determine if return in enum ObjectType. Default: False.

**Returns**: The string/enum of handle type

Return type: str/ ObjectType

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").type()}')
npiNlInst
>>> print(f'{netlist.get_inst("top.m1").type(True)}')
1
```

# name()

The short name string.

Parameters: None.

**Returns**: The string of handle name.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").name()}')
m1
```

# full\_name()

The full hierarchical name string.

Parameters: None.

**Returns**: The string of handle hierarchical name.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").full_name()}')
top.m1
```

### def\_name()

The definition name (also known as, Module name) of the instance.

Parameters: None.

Returns: The definition name.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").def_name()}')
M
```

### lang\_type(get enum=False)

The language type string/int.For example, npiNISystemVerilog, npiNIVHDL, npiNISPICE.

Parameters: get\_enum (bool) - Determine if return in integer. Default: False.

**Returns**: The string/int of language type.

**Return type**: str/int

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").lang_type()}')
npiNlSystemVerilog
>>> print(f'{netlist.get_inst("top.m1").lang_type(True)}')
1
```

# cell\_type(get\_enum=False)

The cell type string/int.

Parameters: get\_enum (bool) – Determine if return in integer. Default: False.

**Returns**: The string/int of cell type.

Return type: str/int

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").cell_type()}')
npiNlModuleCell
>>> print(f'{netlist.get_inst("top.m1").cell_type(True)}')
999
>>> print(f'{netlist.get_inst("top.top:Always7#SigOp7:41:41:Or").cell_type()}')
npiNlOrCell
>>> print(f'{netlist.get_inst("top.top:Always7#SigOp7:41:41:Or").cell_type()}')
4
```

### inst\_type(get\_enum=False)

The instance type string/int. For example, npiNlHierInst, npiNlRTLInst, npiNlSymbolLibInst, npiNlFSMInst, npiNlUDPInst.

Parameters: get\_enum (bool) - Determine if return in integer. Default: False.

**Returns**: The string/int of instance type.

Return type: str/int

#### **Examples**:

```
>>> print(f'{netlist.get_inst("top.m1").inst_type()}')
npiNlHierInst
>>> print(f'{netlist.get_inst("top.m1").inst_type(True)}')
1
>>> print(f'{netlist.get_inst("top.top:Always7#SigOp7:41:41:Or").
inst_type()}')
npiNlRTLInst
>>> print(f'{netlist.get_inst("top.top:Always7#SigOp7:41:41:Or").
inst_type(True)}')
2
>>> print(f'{netlist.get_inst("top.top:Always7#SigOp7:41:41:Or").
inst_type(True)}')
print(f'{netlist.get_inst("top.m4.i_andd").inst_type()}')
npiNlSymbolLibInst
>>> print(f'{netlist.get_inst("top.m4.i_andd").inst_type(True)}')
3
```

# power\_cell\_type(get\_enum=False)

The power cell type string/int inferred from library.

#### Note:

Only the instance objects inferred from library has meaningful power cell type.

Parameters: get\_enum (bool) - Determine if return in integer. Default: False.

**Returns**: The string/int of power cell type.

Return type: str/int

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m5").power_cell_type()}')
npiNlPowerLVSCell
>>> print(f'{netlist.get_inst("top.m5").power_cell_type(True)}')
4
```

# src\_info()

The multiple source information in style: { File1 : BeginLineNo1 : EndLineNo1} {File2 : BeginLineNo2 : EndLineNo2} ...

Parameters: None.

**Returns**: The source infomation of the instance.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").src_info()}')
{demo.v : 33 : 33}
```

# info()

The information string in style: type, full name, src info.

Parameters: None.

**Returns**: The string of handle's information.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").info()}')
npiNlInst, top.m1, {m.v : 14 : 14}
```

### file()

File path where the instance exists.

Parameters: None.

**Returns**: The file path of the instance.

Return type: str

#### **Examples**:

```
>>> print(f'{netlist.get_inst("top.m1").file()}')
m.v
```

### begin\_line\_no()

The begin line number in the file where the instance exists.

Parameters: None.

**Returns**: The begin line number of the instance.

Return type: int

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").begin_line_no()}')
33
```

### end\_line\_no()

The end line number in the file where the instance exists.

Parameters: None.

**Returns**: The end line number of the instance.

Return type: int

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").end_line_no()}')
33
```

# is\_interface()

Whether the instance is inferred from a SystemVerilog interface.

Parameters: None.

Returns: True if it is interface.

Return type: bool

```
>>> print(f'{netlist.get_inst("top.m1").is_insterface()}')
False
```

```
>>> print(f'{netlist.get_inst("top.m3").is_insterface()}')
True
```

### is\_modport()

Whether the instance is inferred from a SystemVerilog modport.

Parameters: None.

**Returns**: True if it is an interface modport.

Return type: bool

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m3.master").is_modport()}')
True
```

# is\_intf\_connector()

Whether the instance is inferred to connect the modport net and the whole interface port.

Parameters: None.

Returns: True if it is an interface connector.

Return type: bool

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m3.pram_intf_master_connect").
is_intf_connector()}')
True
```

# is\_intf\_net()

Whether the instance is inferred from a net of SystemVerilog interface.

Parameters: None.

Returns: True if it is an interface net.

Return type: bool

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m3.w1").is_intf_net()}')
True
```

# entity\_name()

The entity name of the VHDL instance.

#### Note:

This property is for VHDL instance only.

Parameters: None.

**Returns**: The entity name of the instance.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").entity_name()}')
None
```

### arch\_name()

The architecture name of VHDL instances.

#### Note:

This property is for VHDL instance only.

Parameters: None.

**Returns**: The arch name of the instance.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m1").arch_name()}')
None
```

# is\_memory\_cell()

Whether the instance's corresponding cell has memory() definition in library.

#### Note:

This property is for library cell instance only.

Parameters: None.

Returns: True if it is a memory cell.

Return type: bool

```
>>> print(f'{netlist.get_inst("top.m5").is_memory_cell()}')
False
```

# is\_pad\_cell()

Whether the instance's corresponding cell has set the attribute pad cell true.

#### Note:

This property is for library cell instance only.

Parameters: None.

Returns: True if it is a pad cell.

Return type: bool

#### Examples:

```
>>> print(f'{netlist.get_inst("top.m5").is_pad_cell()}')
True
```

### **PinHdI**

#### Figure 3 Object diagram





# class netlist.PinHdl(cps\_obj)

PinHdl includes two types: port and instance port.

### Port:

A port object represents the port defined in a module instance. It is used to communicate between instance port and net objects belonging to the module instance.

#### **Instance Port**:

An instance port object represents the port instance along with the instance object. It is used to communicate between instance and net objects connected outside the instance.

You can query a PinHdl by public functions, either by get\_port(), get\_instport(), or traverse by InstHdl.port\_list(), InstHdl.instport\_list().

#### 1-1 Method

| scope_inst()       | Get upper scope instance handle.                                                |
|--------------------|---------------------------------------------------------------------------------|
| parent()           | Get parent port/instport handle from which the pseudo port/instport is created. |
| index(index)       | Get pseudo port/instport of specified index.                                    |
| range(left, right) | Get pseudo port/instport of specified range index.                              |
| connected_pin()    | Get the connected port/instport handle.                                         |
| connected_net()    | Get the connected net handle.                                                   |

#### 1-m Method

| driver_list() | Get its driver port/instport handles in list. |
|---------------|-----------------------------------------------|
| load_list()   | Get its load port/instport handles in list.   |

#### **General Properties**

| type(get_enum=Fal se) | The type string/enum.                             |
|-----------------------|---------------------------------------------------|
| name()                | The short name string.                            |
| full_name()           | The full hierarchical name string.                |
| info()                | The information string in style: type, full_name. |

| lang_type(get_enum=<br>False) | The language type string/int.     |
|-------------------------------|-----------------------------------|
| port_type(get_enum=<br>False) | The functional type string/int.   |
| direction(get_enum=F alse)    | The direction string/int.         |
| left()                        | The left index of port/instport.  |
| right()                       | The right index of port/instport. |

### **Property for port**

| is_intf_type_port() | Whether the port object is an interface port.   |
|---------------------|-------------------------------------------------|
| 10_1111_typo_port() | who are perturbation and internace perturbation |

# **Properties of instport**

| port_state(get_enum=<br>False)  | The port active state string/int.                                             |
|---------------------------------|-------------------------------------------------------------------------------|
| port_order()                    | The order of the instport in its instance.                                    |
| cond_annot()                    | The conditional value of the instport of Mux/Latch cell.                      |
| table_lookup(input_va<br>lue)   | Lookup on the output according to the input value specified in the UDP table. |
| func()                          | The function attribute of instport defined in the library.                    |
| x_func()                        | The x_function attribute of instport defined in the library.                  |
| three_state_func()              | The three_state attribute of instport defined in the library.                 |
| is_pg_pin()                     | Whether the instport is a pg_pin.                                             |
| is_std_cell_main_rail_<br>pin() | Whether the std_cell_main_rail attribute is set.                              |
| voltage_name()                  | The string of its specified voltage_name.                                     |
| pg_func()                       | The string of a pg_pin's specified pg_function.                               |
| switch_func()                   | The string of a pg_pin's specified switch_function.                           |
| is_pad()                        | Whether the is_pad attribute is set.                                          |

| related_power()              | The string of its specified related_power_pin.                                                    |
|------------------------------|---------------------------------------------------------------------------------------------------|
| related_ground()             | The string of its specified related_ground_pin.                                                   |
| power_down_func()            | The string of its specified power_down_function.                                                  |
| input_voltage_rng_m ax()     | The string of max_value specified in input_voltage_range(min_value, max_value) of an input pin.   |
| input_voltage_rng_mi<br>n()  | The string of min_value specified in input_voltage_range(min_value, max_value) of an input pin.   |
| output_voltage_rng_<br>max() | The string of max_value specified in output_voltage_range(min_value, max_value) of an output pin. |
| output_voltage_rng_<br>min() | The string of min_value specified in output_voltage_range(min_value, max_value) of an output pin. |
| ret_pin_class_name()         | The pin_class of the retention_pin(pin_class, disable_value).                                     |
| is_always_on()               | Whether the always_on attribute is set.                                                           |

### scope\_inst()

Get upper scope instance handle.

#### Note:

Only for PinHdl of type() = npiNlPort/npiNlInstPort.

Parameters: None.

**Returns**: The handle of upper scope.

Return type: InstHdl

#### Examples:

```
>>> print(f'{netlist.get_port("top.m1.a[3:0]").scope_inst()}')
InstHdl('npiNlInst', 'top.m1')
>>> print(f'{netlist.get_instport("top.m1.a[3:0]").scope_inst()}')
InstHdl('npiNlInst', 'top.m1')
```

### parent()

Get parent port/instport handle from which the pseudo port/instport is created.

#### Note:

Only for PinHdl of type() = npiNIPseudoPort/npiNIPseudoInstPort.

Parameters: None.

**Returns**: The parent handle.

Return type:PinHdl

#### Examples:

```
>>> print(f'{netlist.get_port("top.m1.a[1]").parent()}')
PinHdl('npiNlPort', 'top.m1.a[3:0]')
>>> print(f'{netlist.get_instport("top.m1.a[1]").parent()}')
PinHdl('npiNlInstPort', 'top.m1.a[3:0]')
```

### index(index)

Get pseudo port/instport of specified index.

**Parameters**: index (int) – Index number to query from the referenced handle.

Returns: pseudo handle based on the index number of the referenced handle

Return type: PinHdl

#### Examples:

```
>>> print(f'{netlist.get_port("top.m1.a").index(1)}')
PinHdl('npiNlPseudoPort', 'top.m1.a[3:0]#[1]')
>>> print(f'{netlist.get_instport("top.m1.a").index(1)}')
PinHdl('npiNlPseudoInstPort', 'top.m1.a[3:0]#[1]')
```

# range(left, right)

Get pseudo port/instport of specified range index.

Parameters:

**left (int)** – The left bound index to query from the referenced handle.

**right (int)** – The right bound index to query from the referenced handle.

Returns: pseudo handle based on the index range of the referenced handle

Return type: PinHdl

```
>>> print(f'{netlist.get_port("top.m1.a").range(2,1)}')
PinHdl('npiNlPseudoPort', 'top.m1.a[3:0]#[2:1]')
>>> print(f'{netlist.get_instport("top.m1.a").range(2,1)}')
PinHdl('npiNlPseudoInstPort', 'top.m1.a[3:0]#[2:1]')
```

### connected\_pin()

Get the connected port/instport handle.

Parameters: None.

**Returns**: The connected PinHdl.

Return type: PinHdl

#### Examples:

```
>>> print(f'{netlist.get_port("top.m1.a[3:0]").connected_pin()}')
PinHdl('npiNlInstPort', 'top.m1.a[3:0]')
>>> print(f'{netlist.get_instport("top.m1.a[3:0]").connected_pin()}')
PinHdl('npiNlPort', 'top.m1.a[3:0]')
```

### connected\_net()

Get the connected net handle.

Parameters: None.

Returns: The connected NetHdl.

Return type: NetHdl

#### Examples:

```
>>> print(f'{netlist.get_port("top.m1.a[3:0]").connected_net()}')
NetHdl('npiNlDeclNet', 'top.m1.a[3:0]')
>>> print(f'{netlist.get_instport("top.m1.a[3:0]").connected_net()}')
NetHdl('npiNlDeclNet', 'top.wa[3:0]')
```

# driver\_list()

Get its driver port/instport handles in list.

Parameters: None.

**Returns**: The driver list of PinHdl is returned.

Return type: list

```
>>> print(f'{netlist.get_port("top.m1.a").driver_list()}')
[PinHdl('npiNlInstPort', 'top.m1.a[3:0]')]
>>> print(f'{netlist.get_instport("top.m1.a").driver_list()}')
[PinHdl('npiNlInstPort', 'top.m1.c[3:0]')]
```

### load\_list()

Get its load port/instport handles in list.

Parameters: None.

Returns: The load list of PinHdl is returned.

Return type: list

#### Examples:

```
>>> print(f'{netlist.get_port("top.m1.a").load_list()}')
[PinHdl('npiNlInstPort',
  'top.m1.M:Always0#SigTap0:58:58:Assignment.IH_a[3:0]'),
PinHdl('npiNlInstPort',
  'top.m1.M:Always1#Always0:55:57:Or.IH_a[3:0]')
>>> print(f'{netlist.get_instport("top.m1.a").load_list()}')
[PinHdl('npiNlPort', 'top.m1.a[3:0]')]
```

### type(get\_enum=False)

The type string/enum.

**Parameters**: **get\_enum** (*bool*) – Determine if return in enum ObjectType. Default: False.

**Returns**: The string/enum of handle type

Return type: str/ ObjectType

#### Examples:

```
>>> print(f'{netlist.get_port("top.a").type()}')
npiNlPort
>>> print(f'{netlist.get_port("top.a").type(True)}')
2
>>> print(f'{netlist.get_instport("top.a").type()}')
npiNlInstPort
>>> print(f'{netlist.get_instport("top.a").type()}')
3
```

# name()

The short name string.

Parameters: None.

**Returns**: The string of handle name.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_port("top.a").name()}')
a[1:0]
>>> print(f'{netlist.get_instport("top.a").name()}')
a[1:0]
```

### full\_name()

The full hierarchical name string.

Parameters: None.

**Returns**: The string of handle hierarchical name.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_port("top.a").full_name()}')
top.a[1:0]
>>> print(f'{netlist.get_instport("top.a").full_name()}')
top.a[1:0]
```

# info()

The information string in style: type, full\_name.

Parameters: None.

**Returns**: The string of handle's information.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_port("top.a").info()}')
npiNlPort, top.a[1:0]
>>> print(f'{netlist.get_instport("top.a").info()}')
npiNlInstPort, top.a[1:0]
```

# lang\_type(get\_enum=False)

The language type string/int. For example, npiNISystemVerilog, npiNIVHDL, npiNISPICE.

Parameters: get\_enum (bool) – Determine if return in integer. Default: False.

Returns: The string/int of language type.

Return type: str/int

#### Examples:

```
>>> print(f'{netlist.get_port("top.a").lang_type()}')
npiNlSystemVerilog
>>> print(f'{netlist.get_port("top.a").lang_type(True)}')
1
```

# port\_type(get\_enum=False)

The functional type string/int. For example, npiNlDataPort, npiNlClockPort, npiNlControlPort, npiNlTriEnablePort, npiNlRegisteredPort.

**Parameters**: **get\_enum** (bool) – Determine if return in integer. Default: False.

**Returns**: The string/int of port type.

Return type: str/int

#### Examples:

```
>>> print(f'{netlist.get_port("top.a").port_type()}')
npiNlModulePort

>>> print(f'{netlist.get_port("top.a").port_type(True)}')
999

>>> print(f'{netlist.get_instport("top.m1.M:Always0#SigTap0:58:58:
Assignment.IH_a").port_type()}')
npiNlDataPort

>>> print(f'{netlist.get_instport("top.m1.M:Always0#SigTap0:58:58:Assignment.IH_a").port_type(True)}')
```

# direction(get\_enum=False)

The direction string/int. For example, npiNllnput, npiNlOutput, or npiNllnout.

**Parameters: get\_enum** (**bool**) – Determine if return in integer. Default: False.

**Returns**: The string/int of port direction.

Return type: str/int

```
>>> print(f'{netlist.get_port("top.a").direction()}')
npiNlOutput
>>> print(f'{netlist.get_port("top.a").direction(True)}')
2
```

# size()

The size of port/instport.

Parameters: None.

Returns: The size of handle is returned.

Return type: int

#### Examples:

```
>>> print(f'{netlist.get_port("top.a").size()}')
2
```

# left()

The left index of port/instport.

Parameters: None.

Returns: The left index of handle is returned.

Return type: int

#### Examples:

```
>>> print(f'{netlist.get_port("top.a").left()}')
1
```

# right()

The right index of port/instport.

Parameters: None.

**Returns**: The right index of handle is returned.

Return type: int

#### Examples:

```
>>> print(f'{netlist.get_port("top.a").right()}')
0
```

# is\_intf\_type\_port()

Weather the port object is an interface port.

#### Note:

Only for PinHdl of type() = npiNIPort/npiNIPseudoPort.

Parameters: None.

**Returns**: if the port object is an interface port, return True.

Return type: bool

#### Examples:

```
>>> print(f'{netlist.get_port("top.a").is_intf_type_port()}')
False
>>> print(f'{netlist.get_port("top.m3.master").is_intf_type_port()}')
True
```

### port\_state(get\_enum=False)

The port active state string/int. For example, npiNIHighActive, npiNILowActive, npiNIRisingActive, and npiNIFallingActive.

#### Note:

Only for PinHdl of type() = npiNlInstPort/npiNlPseudoInstPort and the inst\_type() of its scope InstHdl = npiNlRTLInst/npiNlSymbolLibInst/npiNlFSMInst.

Parameters: get\_enum (bool) – Determine if return in integer. Default: False.

**Returns**: The string/int of port state.

Return type: str/int

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m1.M:Always0#SigTap0:58:58:
Assignment.IH_a").port_state()}')
npiNlHighActive
>>> print(f'{netlist.get_instport("top.m1.M:Always0#SigTap0:58:58:
Assignment.IH_a").port_state(True)}')
1
```

# port\_order()

The order of the instport in its instance.

#### Note:

Only for PinHdl of type() = npiNlInstPort/npiNlPseudoInstPort. And the InstHdl.inst\_type() of its scope InstHdl = npiNlRTLInst when DetailRTL option set. Or the InstHdl.cell\_type() = npiNlComcoCell and InstHdl.inst\_type() = npiNlUDPInst of its scope InstHdl.

Parameters: None.

**Returns**: The order of instport.

#### Return type: int

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m1.M:Always1#Always0:55:57:
Or.IH_a").port_order()}')
0
>>> print(f'{netlist.get_instport("top.m1.M:Always1#Always0:55:57:
Or.IH_b").port_order()}')
```

### cond\_annot()

The conditional value of the instport of Mux/Latch cell.

#### Note:

Only for PinHdl of type() = npiNlInstPort/npiNlPseudoInstPort, and port\_type() = npiNlDataPort. And the InstHdl.inst\_type() = npiNlRTLInst and the InstHdl.cell\_type()= npiNlMuxCell/npiNlInfLatchCell of its scope InstHdl.

Parameters: None.

**Returns**: The conditional annotation.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m2.demo_mux:
Always0#SigOp0:69:69:Mux.IH_r1").cond_annot()}')
1'b1
>>> print(f'{netlist.get_instport("top.m2.demo_mux:
Always0#SigOp0:69:69:Mux.IH_r2").cond_annot()}')
1'b0
```

# table\_lookup(input\_value)

Lookup on the output according to the input value specified in the UDP table.

#### Note:

Only for PinHdl of type() = npiNIInstPort/npiNIPseudoInstPort, and direction() = npiNIOutput. And the InstHdl.inst\_type() = npiNIUDPInst of its scope InstHdl. In addition, the z values passed to UDP inputs shall be treated the same as x values.

**Parameters: input\_value** (str) – The input value [1, 0, x, z] of UDP table.

**Returns**: The output value string. If the input value is invalid, return None.

Return type: str

#### Examples:

```
>>> hdl = netlist.get_instport('top.mux.out')
>>> in_data = ['00x', '11x', '1x0', 'x10', 'xxx', '1?0']
>>> for data in in_data:
    print(f'in = {data}, out = {hdl.table_lookup(data)}')
    in = 00x, out = 0
    in = 11x, out = 1
    in = 1x0, out = 1
    in = x10, out = x
    in = xxx, out = x
    in = 1?0, out = None
```

### func()

The function attribute of instport defined in the library.

#### Note:

```
Only for PinHdl of type() = npiNlInstPort, and port_type() = npiNlComboOutputPort/npiNlTriOutputPort. And InstHdl.inst_type() = npiNlSymbolLibInst of its scope InstHdl.
```

Parameters: None.

**Returns**: The function string.

Return type: str.

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m4.i_andd.D").func()}')
(A&B&C)
```

# x\_func()

The x function attribute of instport defined in the library.

#### Note:

```
Only for PinHdl of type() = npiNlInstPort, and port_type() = npiNlComboOutputPort/npiNlTriOutputPort. And InstHdl.inst_type() = npiNlSymbolLibInst of its scope InstHdl.
```

Parameters: None.

**Returns**: The x function string.

Return type: str

```
>>> print(f'{netlist.get_instport("top.m4.i_andd.D").x_func()}')
(!(B)&C)
```

### three\_state\_func()

The three state attribute of instport defined in the library.

#### Note:

Only for PinHdl of type() = npiNlInstPort, and port\_type() = npiNlComboOutputPort/npiNlTriOutputPort. And InstHdl.inst\_type() = npiNlSymbolLibInst of its scope InstHdl.

Parameters: None.

**Returns**: The three\_state string.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m4.i_andd.D").
three_state_func()}')
(B&!(C))
```

### is\_pg\_pin()

Whether the instport is a pg pin.

#### Note:

Only for PinHdl of type()= npiNlInstPort, and port\_type() = npiNlPrimaryPowerPort/npiNlBackupPowerPort/npiNlInternlPowerPort/npiNlPrimaryGroundPort/npiNlBackupGroundPort/npiNlInternlGroundPort. And InstHdl.inst\_type() = npiNlSymbolLibInst\_of its scope InstHdl.

Parameters: None.

Returns: True, if it is pg pin.

Return type: bool

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m5.VDD").
is_pg_pin()}')
True
```

# is\_std\_cell\_main\_rail\_pin()

Whether the std\_cell\_main\_rail attribute is set.

#### Note:

Only for PinHdl of type() = npiNlInstPort. And InstHdl.inst\_type() = npiNlSymbolLibInst of its scope InstHdl.

Parameters: None.

Returns: True if the std cell main rail attribute is set.

Return type: bool

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m5.VDD").
is_std_cell_main_rail_pin()}')
True
```

### voltage\_name()

The string of its specified voltage name.

#### Note:

Only for PinHdl of type() = npiNlInstPort, and port\_type() = npiNlPrimaryPowerPort/npiNlBackupPowerPort/npiNlInternlPowerPort/npiNlPrimaryGroundPort/npiNlBackupGroundPort/npiNlInternlGroundPort. And InstHdl.inst\_type() = npiNlSymbolLibInst\_of its scope InstHdl.

Parameters: None.

**Returns**: The voltage\_name of a cell pg\_pin.

**Return type**: str

#### **Examples**:

```
>>> print(f'{netlist.get_instport("top.m5.VDD").voltage_name()}')
VDD
```

# pg\_func()

The string of a pg\_pin's specified pg\_function.

#### Note:

Only for PinHdl of type() = npiNlInstPort, and is\_pg\_pin() = True. And InstHdl.inst type()= npiNlSymbolLibInst of its scope InstHdl.

Parameters: None.

**Returns**: The pg function of a cell pg pin.

Return type: str

```
>>> print(f'{netlist.get_instport("top.m5.VDD").pg_func()}')
VSS
```

### switch\_func()

The string of a pg pin's specified switch function.

#### Note:

Only for PinHdl of type() = npiNlInstPort, and is\_pg\_pin() = True. And InstHdl.inst\_type() = npiNlSymbolLibInst of its scope InstHdl.

Parameters: None.

**Returns**: The switch\_function of a cell pg\_pin.

**Return type**: str

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m5.VDD").switch_func()}')
VDD + VSS
```

# is\_pad()

Whether the is pad attribute is set.

#### Note:

Only for PinHdl of type()= npiNlInstPort. And InstHdl.inst\_type() = npiNlSymbolLibInst of its scope InstHdl.

Parameters: None.

Returns: True, if it is pad.

Return type: bool

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m5.B").is_pad()}')
True
```

# related\_power()

The string of its specified related\_power\_pin.

#### Note:

*Note:* Only for PinHdl of type()= npiNlInstPort. And InstHdl.inst\_type() = npiNlSymbolLibInst of its scope InstHdl.

Parameters: None.

**Returns**: The related power pin of a cell pin.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m5.A").related_power()}')
VDD
```

### related\_ground()

The string of its specified related\_ground\_pin.

#### Note:

Only for PinHdl of type() = npiNlInstPort. And InstHdl.inst\_type() = npiNlSymbolLibInst of its scope InstHdl.

Parameters: None.

**Returns**: The related ground pin of a cell pin.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m5.A").related_ground()}')
vss
```

### power\_down\_func()

The string of its specified power down function.

#### Note:

*Note:* Only for PinHdl of type() = npiNlInstPort, and direction() = npiNlOutput. And InstHdl.inst type() = npiNlSymbolLibInst of its scope InstHdl.

Parameters: None.

**Returns**: The power down function of a cell pin.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m5.B").power_down_func()}')
!VDD + VSS
```

# input\_voltage\_rng\_max()

The string of max\_value specified in input\_voltage\_range(min\_value, max\_value) of an input pin.

#### Note:

: Only for PinHdl of type() = npiNlInstPort, and direction() = npiNlInput. And InstHdl.inst\_type() = npiNlSymbolLibInst of its scope InstHdl.

Parameters: None

Returns: The input voltage range max value.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m5.A").
input_voltage_rng_max()}')
0 0
```

### input\_voltage\_rng\_min()

The string of min\_value specified in input\_voltage\_range(min\_value, max\_value) of an input pin.

#### Note:

Only for PinHdl of type() = npiNlInstPort, and direction() = npiNlInput. And InstHdl.inst\_type()= npiNlSymbolLibInst of its scope InstHdl.

Parameters: None.

**Returns**: The input voltage range min value.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m5.A").
input_voltage_rng_min()}')
0.7
```

# output\_voltage\_rng\_max()

The string of max\_value specified in output\_voltage\_range(min\_value, max\_value) of an output pin.

#### Note:

Only for PinHdl of type() = npiNlInstPort, and direction() = npiNlOutput. And InstHdl.inst type() = npiNlSymbolLibInst of its scope InstHdl.

Parameters: None.

**Returns**: The output voltage range max value.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m5.B").
output_voltage_rng_max()}')
1.3
```

### output\_voltage\_rng\_min()

The string of min\_value specified in output\_voltage\_range(min\_value, max\_value) of an output pin.

#### Note:

Only for PinHdl of type() = npiNlInstPort, and direction() = npiNlOutput. And InstHdl.inst type() = npiNlSymbolLibInst of its scope InstHdl.

Parameters: None.

Returns: The output voltage range min value.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m5.B").
output_voltage_rng_min()}')
1.1
```

### ret\_pin\_class\_name()

The pin class of the retention pin(pin class, disable value).

#### Note:

Only for npiNIInstPort inferred from npiNICell: retention cell.

Parameters: None.

Returns: the pin class name.

Return type: str

#### Examples:

```
>>> print(f'{netlist.get_instport("top.m6.RETN").
ret_pin_class_name()}')
save restore
```

# is\_always\_on()

Whether the always on attribute is set.

#### Note:

Only for PinHdl of type() = npiNlInstPort. And InstHdl.inst\_type() = npiNlSymbolLibInst of its scope InstHdl.

Parameters: None.

**Returns**: True if it is always on.

Return type: bool

### Examples:

>>> print(f'{netlist.get\_instport("top.m6.RETN").is\_always\_on()}')
True

### **NetHdl**

Figure 4 Object diagram



# class netlist.NetHdl(cps\_obj)

A net object represents physical connections between PinHdl objects.

NetHdl includes three types: decl net, slice net, and concat net.

#### **Decl net:**

Represents the full bus of a declared net.

### Slice net:

Represents a variable slice in the source code.

#### Concat net:

An object concatenated with decl net and slice net objects.

Following is an example:

```
module top;
wire [3:0] a, b;
wire [5:0] c = {a[2:0],b[1:0]};
endmodule
```

Where a[3:0] and b[3:0] are decl nets; a[2:0] and b[1:0] are slice nets; And a[2:0],b[1:0] is a concat net.

You can query a NetHdl by public functions or traversed by get\_net() or traversed by InstHdl.net\_list().

#### 1-1 Method

| scope_inst()       | Get upper scope instance handle.                            |
|--------------------|-------------------------------------------------------------|
| parent()           | Get parent net handle from which the pseudo net is created. |
| index(index)       | Get pseudo net of specified index.                          |
| range(left, right) | Get pseudo net of specified range index.                    |

#### 1-m Method

| connected_pin_list()                                                                                 | Get the connected port/instport handles in list.          |
|------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|
| driver_list()                                                                                        | Get its driver port/instport handles in list.             |
| load_list()                                                                                          | Get its load port/instport handles in list.               |
| fan_in_reg_list(stop_a<br>t_pin=False,<br>report_primary_port=<br>False,<br>top_scope_name=No<br>ne) | Trace fan-in cone and find all fan-in register instances. |

| fan_out_reg_list(stop<br>_at_pin=False,<br>report_primary_port=<br>False,<br>top_scope_name=No<br>ne) | Trace fan-out cone and find all fan-out register instances.                                                           |
|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|
| to_sig_conn_list(to_h dl, assign_cell=False)                                                          | Find one of a connective path between two NetHdl objects.                                                             |
| slice_net_list()                                                                                      | Get sub member nets from npiNIDeclNet or npiNIScliceNet from npiNIConcatNet, or get npiNIScliceNet from npiNIDeclNet. |
| bundle_net_list()                                                                                     | Get the npiNlConcatNet from npiNlDeclNet or npiNlSliceNet, or get npiNlDeclNet from npiNlSliceNet.                    |
| eq_net_list(assign_ce<br>ll=False)                                                                    | Get equivelent nets.                                                                                                  |

### **General Properties**

| type(get_enum=Fal se)         | Get upper scope instance handle.                               |
|-------------------------------|----------------------------------------------------------------|
| name()                        | The short name string.                                         |
| full_name()                   | The full hierarchical name string.                             |
| info()                        | The infomation string in style: type, full_name.               |
| lang_type(get_enum=<br>False) | The language type string/int.                                  |
| size()                        | The size of net.                                               |
| left()                        | The left index of net.                                         |
| right()                       | The right index of net.                                        |
| is_signed()                   | Whether the net object is a signed signal.                     |
| is_generated()                | Whether net object is generated by nSchema.                    |
| is_instrumented()             | Whether the net object is generated with an instrumented cell. |
| is_generated()                | Whether net object is generated by nSchema.                    |
| is_instrumented()             | Whether the net object is generated with an instrumented cell. |

| is_external_referenc<br>e()                  | Whether net object is an external reference.                   |
|----------------------------------------------|----------------------------------------------------------------|
| is_literal()                                 | Whether the handle is inferred from a literal or a supply net. |
| value(value_format=<<br>ValueFormat.BIN: 0>) | The value string of net in specified format.                   |
| actual_name_list(full_<br>name=True)         | List all actual names for a concat net or part of concat net.  |

### scope\_inst()

Get upper scope instance handle.

#### Note:

Only for NetHdl of type() = npiNIDeclNet/npiNISliceNet/npiNIConcatNet.

Parameters: None.

Returns: The handle of upper scope.

Return type: InstHdl

#### **Examples:**

```
>>> print(f'{netlist.get_net("top.m1.a[3:0]").scope_inst()}')
InstHdl('npiNlInst', 'top.m1')
```

# parent()

Get parent port/instport handle from which the pseudo port/instport is created.

#### Note:

Only for NetHdl of type()= npiNlPseudoNet.

Parameters: None.

**Returns:** The parent handle.

Return type: NetHdl

#### **Examples:**

```
>>> print(f'{netlist.get_net("top.ml.a[1]").parent()}')
NetHdl('npiNlDeclNet', 'top.ml.a[3:0]')
```

# index(index)

Get pseudo port/instport of specified index.

**Parameters: index** (int) – Index number to query from the referenced handle.

Returns: pseudo handle based on the index number of the referenced handle

Return type: NetHdl

#### **Examples:**

```
>>> print(f'{netlist.get_net("top.m1.a").index(1)}')
NetHdl('npiNlPseudoNet', 'top.m1.a[3:0]#[1]')
```

### range(left, right)

Get pseudo net of specified range index.

#### Parameters:

- left (int)— The left bound index to query from the referenced handle.
- **right** (int) The right bound index to query from the referenced handle.

Returns: pseudo handle based on the index range of the referenced handle

Return type: NetHdl

#### **Examples:**

```
>>> print(f'{netlist.get_net("top.m1.a").range(2,1)}')
NetHdl('npiNlPseudoNet', 'top.m1.a[3:0]#[2:1]')
```

# connected\_pin\_list()

Get the connected port/instport handles in list.

Parameters: None.

Returns: A list of connected PinHdl is returned.

Return type: list

#### **Examples:**

```
>>> print(f'{netlist.get_net("top.m1.a").connected_pin_list()}')
[PinHdl('npiNlInstPort',
'top.m1.M:Always0#SigTap0:58:58:Assignment.IH_a[3:0]'),
PinHdl('npiNlInstPort',
'top.m1.M:Always1#Always0:55:57:Or.IH_a[3:0]'),
PinHdl('npiNlPort', 'top.m1.a[3:0]')]
```

### driver\_list()

Get its driver port/instport handles in list.

Parameters: None.

**Returns**: The driver list of PinHdl is returned.

Return type: list

#### Examples:

```
>>> print(f'{netlist.get_net("top.m1.a").driver_list()}')
[PinHdl('npiNlPort', 'top.m1.a[3:0]')]
```

### load\_list()

Get its load port/instport handles in list.

Parameters: None.

Returns: The load list of PinHdl is returned.

Return type: list

#### Examples:

```
>>> print(f'{netlist.get_net("top.m1.a").load_list()}')
[PinHdl('npiNlInstPort',
'top.m1.M:Always0#SigTap0:58:58:Assignment.IH_a[3:0]'),
PinHdl('npiNlInstPort',
'top.m1.M:Always1#Always0:55:57:Or.IH a[3:0]')]
```

# fan\_in\_reg\_list(stop\_at\_pin=False, report\_primary\_port=False, top\_scope\_name=None)

Trace fan-in cone and find all fan-in register instances.

#### Parameters:

- stop\_at\_pin (bool) True: it will return the register pin instead of register instance.
   Default: False.
- report\_primary\_port (bool) True: it will also collect the primary port when hit the scope defined on top\_scope\_name. Default: False.
- top\_scope\_name (str) When report\_primary\_port is True, top\_scope\_name specify
  the hierarchical module instance name as boundary which traverse will not cross.

  Default: None, the boundary will be the top scopes in the design.

**Returns**: A list of the fan-in register instances/pins is returned.

**Return type**: list

```
>>> print(f'{netlist.get_net("top.m1.out").fan_in_reg_list()}')
[InstHdl('npiNlInst', 'top.m1.M:Always2#Always0:55:57:Reg')]
```

```
>>> print(f'{netlist.get_net("top.m1.out]").fan_in_reg_list(True)}')
[PinHdl('npiNlInstPort',
  'top.m1.M:Always2#Always0:55:57:Reg.ROH_out[3:0]')]
>>> print(f'{netlist.get_net("top.m1.a]").fan_in_reg_list(False,
True, "top.m1")}')
[PinHdl('npiNlPort', 'top.m1.a[3:0]')]
```

# fan\_out\_reg\_list(stop\_at\_pin=False, report\_primary\_port=False, top\_scope\_name=None)

Trace fan-out cone and find all fan-out register instances.

#### Parameters:

- stop\_at\_pin (bool) True: it will return the register pin instead of register instance.
   Default: False.
- report\_primary\_port (bool) True: it will also collect the primary port when hit the scope defined on top\_scope\_name. Default: False.
- top\_scope\_name (str) When report\_primary\_port is True, top\_scope\_name specify the hierarchical module instance name as boundary which traverse will not cross. Default: None, the boundary will be the top scopes in the design.

**Returns**: A list of the fan-out register instances/pins is returned.

#### **Return type**: list

#### Examples:

```
>>> print(f'{netlist.get_net("top.m1.clk").fan_out_reg_list()}')
[InstHdl('npiNlInst', 'top.m1.M:Always2#Always0:55:57:Reg')]
>>> print(f'{netlist.get_net("top.m1.clk").fan_out_reg_list(True)}')
[PinHdl('npiNlInstPort',
'top.m1.M:Always2#Always0:55:57:Reg.CKR_clk')]
>>> print(f'{netlist.get_net("top.m1.out").fan_out_reg_list(False,
True, "top.m1")}')
[PinHdl('npiNlPort', 'top.m1.out[3:0]')]
```

# to\_sig\_conn\_list(to\_hdl, assign\_cell=False)

Find one of a connective path between two NetHdl objects.

This function is the same as sig to sig conn list().

#### Parameters:

- to\_hdl (NetHdl) The handle of the destination net.
- assign\_cell (bool) Specify whether or not an npiNlAssignCell is treated as a primitive cell. Default: False.

**Returns**: Returns a list of the NetHdl objects along the path found.

Return type: list

#### Examples:

```
>>> hdl1 = netlist.get_net('top.wa')
>>> hdl2 = netlist.get_net('top.wout')
>>> print(f'{hdl1.to_sig_conn_list(hdl2)}')
[NetHdl('npiNlDeclNet', 'top.wa[3:0]'), NetHdl('npiNlDeclNet',
'top.m1.a[3:0]'),
NetHdl('npiNlDeclNet', 'top.m1.GEN0_out[3:0]'),
NetHdl('npiNlDeclNet', 'top.m1.out[3:0]'),
NetHdl('npiNlDeclNet', 'top.wout[3:0]')]
```

# slice\_net\_list()

Get sub member nets from npiNIDeclNet or npiNISliceNet from npiNIConcatNet, or get npiNISliceNet from npiNIDeclNet.

Parameters: None.

Returns: Returns a list of slice net handles..

Return type: list

### Examples:

```
>>> hdl = netlist.get_net("top.2'b01,3'b011,a[1:0]")
>>> print(f'{hdl.slice_net_list()}')
[NetHdl('npiNlDeclNet', 'top.2'b01'),
NetHdl('npiNlDeclNet', 'top.3'b011'),
NetHdl('npiNlDeclNet', 'top.a[1:0]')]
```

# bundle\_net\_list()

Get the npiNlConcatNet from npiNlDeclNet or npiNlSliceNet, or get npiNlDeclNet from npiNlSliceNet.

Parameters: None.

Returns: Returns a list of bundle net handles.

Return type: list

```
>>> hdl = netlist.get_net("top.2'b01")
>>> print(f'{hdl.bundle_net_list()}')
[NetHdl('npiNlConcatNet', 'top.2'b01,3'b011,a[1:0]')]
```

## eq\_net\_list(assign\_cell=False)

Get equivalent nets.

Parameters: assign\_cell (bool)

- True: An npiNlAssignCell will be treated as a primitive cell.
- False: An npiNlAssignCell will be passed through when traversing.
- Default: False.

**Returns**: Returns a list of equivalent net handles.

Return type: list

#### Examples:

```
>>> print(f'{netlist.get_net("top.m1.a").eq_net_list()}')
[NetHdl('npiNlDeclNet', 'top.m1.c[3:0]'), NetHdl('npiNlDeclNet',
'top.wa[3:0]')]
>>> print(f'{netlist.get_net("top.b[1:0]").eq_net_list()}')
[NetHdl('npiNlPseudoNet', 'top.a[1:0],b[1:0]#[2:3]'),
NetHdl('npiNlPseudoNet', 'top.wc[3:0]#[1:0]'),
NetHdl('npiNlPseudoNet', 'top.wd[0:3]#[2:3]')]
```

# type(get\_enum=False)

The type string/enum.

Parameters: get enum (bool) – Determine if return in enum ObjectType. Default: False.

Returns: The string/enum of handle type

Return type: str/ ObjectType

### Examples:

```
>>> print(f'{netlist.get_net("top.a").type()}')
npiNlDeclNet
>>> print(f'{netlist.get_net("top.a").type(True)}')
4
```

# name()

The short name string.

Parameters: None.

**Returns**: The string of handle name.

Return type: str

### Examples:

```
>>> print(f'{netlist.get_net("top.a").name()}')
a[1:0]
```

# full\_name()

The full hierarchical name string.

Parameters: None.

**Returns**: The string of handle hierarchical name.

Return type: str

### Examples:

```
>>> print(f'{netlist.get_net("top.a").full_name()}')
top.a[1:0]
```

# info()

The information string in style: type, full\_name.

Parameters: None.

**Returns**: The string of handle's information.

Return type: str

### Examples:

```
>>> print(f'{netlist.get_net("top.a").info()}')
npiNlDeclNet, top.a[1:0]
```

# lang\_type(get\_enum=False)

The language type string/int. For example, npiNISystemVerilog, npiNIVHDL, npiNISPICE.

Parameters: get\_enum (bool) – Determine if return in integer. Default: False.

**Returns**: The string/int of language type.

Return type: str/int

### Examples:

```
>>> print(f'{netlist.get_net("top.a").lang_type()}')
npiNlSystemVerilog
```

```
>>> print(f'{netlist.get_net("top.a").lang_type(True)}')
1
```

# size()

The size of net.

Parameters: None.

**Returns**: The size of handle is returned.

Return type:int

### Examples:

```
>>> print(f'{netlist.get_net("top.a").size()}')
2
```

# left()

The left index of net.

Parameters: None.

**Returns**: The left index of handle is returned.

Return type: int

### Examples:

```
>>> print(f'{netlist.get net("top.a").left()}')
```

# right()

The right index of net.

Parameters: None.

**Returns**: The right index of handle is returned.

Return type: int

### Examples:

```
>>> print(f'{netlist.get_net("top.a").right()}')
0
```

# is\_signed()

Whether the net object is a signed signal.

Parameters: None.

**Returns**: True if it is signed.

## Return type: bool

#### Examples:

```
>>> print(f'{netlist.get_net("top.a").is_signed()}')
False
>>> print(f'{netlist.get_net("top.wa").is_signed()}')
True
```

# is\_generated()

Whether net object is generated by nSchema.

Parameters: None.

**Returns**: True if it is generated.

Return type: bool

#### Examples:

```
>>> print(f'{netlist.get_net("top.m1.a").is_generated()}')
False
>>> print(f'{netlist.get_net("top.m1.GEN0_out").is_generated()}')
True
```

# is\_instrumented()

Whether the net object is generated with an instrumented cell.

Parameters: None.

**Returns**: True if it is instrumented.

Return type: bool

### Examples:

```
>>> print(f'{netlist.get_net("top.m1.a").is_instrumented()}')
False
```

# is\_external\_reference()

Whether net object is an external reference.

Parameters: None.

**Returns**: True if it is an external reference.

Return type: bool

```
>>> print(f'{netlist.get_net("top.a").is_external_reference()}')
False
>>> print(f'{netlist.get_net("top.m7.top.a").
is_external_reference()}')
True
```

# is\_literal()

Whether the handle is inferred from a literal or a supply net.

Parameters: None.

**Returns**: True if it is inferred from a literal or a supply net.

Return type: bool

### Examples:

```
>>> hdl = netlist.get_net("top.2'b01,3'b011,a[1:0]#[1:4]")
>>> print(f'{hdl.is_literal()}')
True
```

# value(value\_format=<ValueFormat.BIN: 0>)

The value string of net in specified format.

**Parameters: value\_format** (ValueFormat) – The format for the output value string. Default: ValueFormat.BIN

**Returns**: The string representing the value. If no value, return None.

Return type: str

### Examples:

```
>>> hdl = netlist.get_net("top.2'b01,3'b011,a[1:0]#[1:4]")
>>> print(f'{hdl.value()}')
1011
>>> print(f'{hdl.value(netlist.ValueFormat.HEX)}')
b
>>> print(f'{hdl.value(netlist.ValueFormat.OCT)}')
13
>>> print(f'{hdl.value(netlist.ValueFormat.DEC)}')
11
```

# actual\_name\_list(full\_name=True)

List all actual names for a concat net or part of concat net.

**Parameters: full\_name** (bool) – Specifying whether or not the output string is a full hierarchical name. Default: True.

**Returns**: A list of actual name strings.

Return type: list

### Examples:

```
>>> print(f'{netlist.get_net("top.a[1:0],b[1:0]#[1:2]").
actual_name_list()}')
['top.a[0]', 'top.b[1]']
```

## LibHdl

Object diagram:



# class netlist.LibHdl(cps\_obj)

Library handle, serves as a container for cell objects.

If you import design with symbol libraries, netlist module can create corresponding cells and cellpins based on the cell definitions.

You can traverse LibHdl using get top lib list().

#### 1-m Method

| cell_list() | Get internal cell handle list. |  |
|-------------|--------------------------------|--|
|-------------|--------------------------------|--|

## **General Properties**

| type(get_enum=Fal se) | The type string/enum.                             |
|-----------------------|---------------------------------------------------|
| name()                | The short name string.                            |
| full_name()           | The full hierarchical name string.                |
| info()                | The information string in style: type, full_name. |
| path()                | The path of the library.                          |

# cell\_list()

Get internal cell handle list.

Parameters: None.

Returns: The list of internal cell handles.

Return type: list

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> print(f'{mycell}')
[CellHdl('npiNlCell', 'demo_lib.andd'),
CellHdl('npiNlCell', 'demo_lib.level_shifter'),
CellHdl('npiNlCell', 'demo_lib.ret_cell')]
```

# type(get\_enum=False)

The type string/enum.

Parameters: get enum (bool) – Determine if return in enum ObjectType. Default: False.

**Returns**: The string/enum of handle type

Return type: str/ObjectType

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> print(f'{mylib[0].type()}')
npiNlLib
>>> print(f'{mylib[0].type(True)}')
11
```

# name()

The short name string.

Parameters: None.

**Returns**: The string of handle name.

Return type: str

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> print(f'{mylib[0].name()}')
demo lib
```

# full\_name()

The full hierarchical name string.

Parameters: None.

**Returns**: The string of handle hierarchical name.

Return type: str

## **Examples**:

```
>>> mylib = netlist.get_top_lib_list()
>>> print(f'{mylib[0].full_name()}')
demo lib
```

# info()

The information string in style: type, full\_name.

Parameters: None.

**Returns**: The string of handle's information.

Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> print(f'{mylib[0].info()}')
npiNlLib, demo lib
```

# path()

The path of the library.

Parameters: None.

**Returns**: The path of library.

Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> print(f'{mylib[0].path()}')
<pwd>/symlib
```

### CellHdl

Object diagram:



# class netlist.CellHdl(cps\_obj)

Cell handle, which contains the information of cell pins and cell functions.

You can query a CellHdl traversed by LibHdl.cell\_list()

### 1-1 Method

| scope_lib()  Get upper scope library handle. |
|----------------------------------------------|
|----------------------------------------------|

#### 1-m Method

| pin_list() | Get internal pin handle list. |
|------------|-------------------------------|
| Pot()      | Get internal pin manare near  |

## **General Properties**

| type(get_enum=Fal se)               | The type string/enum.                                 |
|-------------------------------------|-------------------------------------------------------|
| name()                              | The short name string.                                |
| full_name()                         | The full hierarchical name string.                    |
| info()                              | The infomation string in style: type, full_name.      |
| cell_type(get_enum=<br>False)       | The cell type string/int.                             |
| power_cell_type(get_<br>enum=False) | The power cell type string/int inferred from library. |
| is_memory()                         | Whether the cell has memory() definition in library   |
| is_pad_cell()                       | Whether the cell has set the attribute pad_cell true. |

# scope\_lib()

Get upper scope library handle.

Parameters: None.

**Returns**: The handle of upper scope.

## Return type: LibHdl

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> print(f'{mycell[0].scope_lib()}')
LibHdl('npiNlLib', 'demo lib')
```

# pin list()

Get internal pin handle list.

Parameters: None.

**Returns**: The list of internal pin handles.

Return type: list

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_listi()
>>> print(f'{mycell[0].pin_list()}')
[CellPinHdl('npiNlCellPin', 'demo_lib.andd.A'),
CellPinHdl('npiNlCellPin', 'demo_lib.andd.B'),
CellPinHdl('npiNlCellPin', 'demo_lib.andd.C'),
CellPinHdl('npiNlCellPin', 'demo_lib.andd.D')]
```

# type(get\_enum=False)

The type string/enum.

Parameters: get\_enum (bool) – Determine if return in enum ObjectType. Default: False.

Returns: The string/enum of handle type

Return type : str/ ObjectType

#### **Examples:**

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_listi()
>>> print(f'{mycell[0].type()}')
npiNlCell
>>> print(f'{mycell[0].type(True)}')
12
```

# name()

The short name string.

Parameters: None.

**Returns**: The string of handle name.

Return type: str

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_listi()
>>> print(f'{mycell[0].name()}')
andd
```

# full\_name()

The full hierarchical name string.

Parameters: None.

**Returns**: The string of handle hierarchical name.

Return type: str

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_listi()
>>> print(f'{mycell[0].full_name()}')
demo lib.andd
```

# info()

The infomation string in style: type, full name.

Parameters: None.

**Returns**: The string of handle's information.

Return type:str

#### **Examples**:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_listi()
>>> print(f'{mycell[0].info()}')
npiNlCell, demo lib.andd
```

# cell\_type(get\_enum=False)

The cell type string/int.

Parameters: get\_enum (bool) – Determine if return in integer. Default: False.

**Returns**: The string/int of cell type.

Return type: str/int

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_listi()
>>> print(f'{mycell[0].cell_type()}')
npiNlMacroCell
```

# power\_cell\_type(get\_enum=False)

The power cell type string/int inferred from library.

**Parameters: get\_enum** (bool) – Determine if return in integer. Default: False.

**Returns**: The string/int of power cell type.

Return type: str/int

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_listi()
>>> print(f'{mycell[2].power_cell_type()}')
npiNlPowerRETCell
```

# is\_memory()

Whether the cell has memory() definition in library.

Parameters: None.

**Returns**: True if it is a memory cell.

Return type: bool

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_listi()
>>> print(f'{mycell[1].is_memory_cell()}')
False
```

# is\_pad\_cell()

Whether the cell has set the attribute pad cell true.

Parameters: None.

**Returns**: True if it is a pad cell.

Return type: bool

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_listi()
>>> print(f'{mycell[1].is_pad_cell()}')
True
```

## CellPinHdl

## Object diagram:



class netlist.CellPinHdl(cps\_obj)

A cell pin is the pin defined in liberary cell.

You can query a CellHdl traversed by CellHdl.pin\_list().

### 1-m Method

| scope_cell() | Get upper scope cell handle. |  |
|--------------|------------------------------|--|
|--------------|------------------------------|--|

## **General Properties**

| type(get_enum=Fal se)         | The type string/enum.                             |
|-------------------------------|---------------------------------------------------|
| name()                        | The short name string.                            |
| full_name()                   | The full hierarchical name string.                |
| info()                        | The information string in style: type, full_name. |
| port_type(get_enum=<br>False) | The path of the library.                          |
| direction(get_enum=F          | The direction string/int.                         |
| size()                        | The size of cell pin.                             |
| left()                        | The left index of cell pin.                       |
| right()                       | The right index of cell pin.                      |
| func()                        | The function attribute defined in the library.    |

| x_func()                        | The x_function attribute of instport defined in the library.                                      |
|---------------------------------|---------------------------------------------------------------------------------------------------|
| three_state_func()              | The three_state attribute of instport defined in the library.                                     |
| is_pg_pin()                     | Whether the cell pin is a pg_pin.                                                                 |
| is_std_cell_main_rail_<br>pin() | Whether the std_cell_main_rail attribute is set.                                                  |
| voltage_name()                  | The string of its specified voltage_name.                                                         |
| pg_func()                       | The string of a pg_pin's specified pg_function.                                                   |
| switch_func()                   | The string of a pg_pin's specified switch_function.                                               |
| is_pad()                        | Whether the is_pad attribute is set.                                                              |
| related_power()                 | The string of its specified related_power_pin.                                                    |
| related_ground()                | The string of its specified related_ground_pin.                                                   |
| power_down_func()               | The string of its specified power_down_function.                                                  |
| input_voltage_rng_m ax()        | The string of max_value specified in input_voltage_range(min_value, max_value) of an input pin.   |
| input_voltage_rng_min()         | The string of min_value specified in input_voltage_range(min_value, max_value) of an input pin.   |
| output_voltage_rng_<br>max()    | The string of max_value specified in output_voltage_range(min_value, max_value) of an output pin. |
| output_voltage_rng_<br>min()    | The string of min_value specified in output_voltage_range(min_value, max_value) of an output pin. |
| ret_pin_class_name()            | The pin_class of the retention_pin(pin_class, disable_value).                                     |
| is_always_on()                  | Whether the always_on attribute is set.                                                           |

# scope\_cell()

Get upper scope cell handle.

Parameters: None.

**Returns**: The handle of upper scope.

Return type: CellHdl

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[0].scope_cell()}')
CellHdl('npiNlCell', 'demo lib.andd')
```

# type(get\_enum=False)

The type string/enum.

Parameters: get\_enum (bool) – Determine if return in enum ObjectType. Default: False.

**Returns**: The string/enum of handle type

Return type: str/ObjectType

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_listi()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[0].type()}')
npiNlCellPin
>>> print(f'{mycellpin[0].type(True)}')
13
```

# name()

The short name string.

Parameters: None.

**Returns**: The string of handle name.

Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_listi()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[0].name()}')
```

# full\_name()

The full hierarchical name string.

Parameters: None.

**Returns**: The string of handle hierarchical name.

## Return type: str

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[0].full_name()}')
demo lib.andd.A
```

# info()

The information string in style: type, full name.

Parameters: None.

**Returns**: The string of handle's information.

Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_listi()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[0].info()}')
npiNlCellPin, demo lib.andd.A
```

# port\_type(get\_enum=False)

The port functional type string/int. For example, npiNlDataPort, npiNlClockPort, npiNlControlPort, npiNlTriEnablePort, npiNlRegisteredPort.

**Parameters**: **get\_enum** (bool) – Determine if return in integer. Default: False.

**Returns**: The string/int of port type.

Return type: str/int

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[0].port_type()}')
npiNlDataPort
```

# direction(get\_enum=False)

The direction string/int. For example, npiNIInput, npiNIOutput, or npiNIInout.

**Parameters**: get enum (bool) – Determine if return in integer. Default: False.

**Returns**: The string/int of port direction.

## Return type: str/int

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[0].direction()}')
npiNlInput
```

# size()

The size of cell pin.

Parameters: None.

**Returns**: The size of handle is returned.

Return type: int

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[0].size()}')
1
```

# left()

The left index of cell pin.

Parameters: None.

**Returns**: The left index of handle is returned.

Return type: int

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[0].left()}')
0
```

# right()

The right index of cell pin.

Parameters: None.

**Returns**: The right index of handle is returned.

## Return type: int

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[0].right()}')
0
```

# func()

The function attribute defined in the library.

Parameters: None.

Returns: The function string.

Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[3].func()}')
(A&B&C)
```

# x\_func()

The x function attribute of instport defined in the library.

Parameters: None.

**Returns**: The x function string.

Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[3].x_func()}')
(!(B)&C)
```

# three\_state\_func()

The three state attribute of instport defined in the library.

Parameters: None.

**Returns**: The three state string.

## Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[0].port_list()
>>> print(f'{mycellpin[3].three_state_func()}')
(B&!(C))
```

# is\_pg\_pin()

Whether the cell pin is a pg pin.

Parameters: None.

Returns: True, if it is pg pin.

Return type: bool

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[2].is_pg_pin()}')
True
```

# is\_std\_cell\_main\_rail\_pin()

Whether the std cell main rail attribute is set.

Parameters: None.

**Returns**: True, if the std cell main rail attribute is set.

Return type: bool

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[2].is_std_cell_main_rail_pin()}')
True
```

# voltage\_name()

The string of its specified voltage name.

Parameters: None.

**Returns**: The voltage name of a cell pg pin.

## Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[2].voltage_name()}')
VDD
```

# pg\_func()

The string of a pg pin's specified pg function.

Parameters: None.

Returns: The pg function of a cell pg pin.

Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[2].pg_func()}')
vss
```

# switch\_func()

The string of a pg pin's specified switch function.

Parameters: None.

**Returns**: The switch function of a cell pg pin.

Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[2].switch_func()}')
VDD + VSS
```

# is\_pad()

Whether the is pad attribute is set.

Parameters: None.

Returns: True if it is pad.

## Return type: bool

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[1].is_pad()}')
True
```

# related\_power()

The string of its specified related\_power\_pin.

Parameters: None.

Returns: The related power pin of a cell pin.

Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[0].related_power()}')
VDD
```

# related\_ground()

The string of its specified related\_ground\_pin.

Parameters: None.

**Returns**: The related ground pin of a cell pin.

Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[0].related_power()}')
VSS
```

# power\_down\_func()

The string of its specified power down function.

Parameters: None.

**Returns**: The power down function of a cell pin.

## Return type: str

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[1].power_down_func()}')
!VDD + VSS
```

# input\_voltage\_rng\_max()

The string of max\_value specified in input\_voltage\_range(min\_value, max\_value) of an input pin.

Parameters: None.

**Returns**: The input voltage range max value.

**Return type**: str

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[0].input_voltage_rng_max()}')
0.9
```

# input\_voltage\_rng\_min()

The string of min\_value specified in input\_voltage\_range (min\_value, max\_value) of an input pin.

Parameters: None.

**Returns**: The input voltage range min value.

Return type: str

#### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[0].input_voltage_rng_min()}')
0 7
```

# output\_voltage\_rng\_max()

The string of max\_value specified in output\_voltage\_range(min\_value, max\_value) of an output pin.

Parameters: None.

**Returns**: The output voltage range max value.

Return type: str

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[1].output_voltage_rng_max()}')
1 3
```

# output\_voltage\_rng\_min()

The string of min\_value specified in output\_voltage\_range (min\_value, max\_value) of an output pin.

Parameters: None.

Returns: The output voltage range min value.

Return type: str

#### **Examples:**

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[1].port_list()
>>> print(f'{mycellpin[1].output_voltage_rng_min()}')
1.1
```

# ret\_pin\_class\_name()

The pin\_class of the retention\_pin (pin\_class, disable\_value).

Parameters: None.

**Returns**: the pin class name.

Return type: str

#### **Examples:**

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[2].port_list()
>>> print(f'{mycellpin[0].ret_pin_class_name()}')
save restore
```

# is\_always\_on()

Whether the always\_on attribute is set.

Parameters: None.

Returns: True if it is always on.

Return type: bool

### Examples:

```
>>> mylib = netlist.get_top_lib_list()
>>> mycell = mylib[0].cell_list()
>>> mycellpin = mycell[2].port_list()
>>> print(f'{mycellpin[0].is_always_on()}')
True
```

## **Public Functions**

## Get Handle by Full Hier Name

| netlist.get_inst(name)           | Get instance handle by full hierarchy name.   |
|----------------------------------|-----------------------------------------------|
| netlist.get_port(name)           | Get port handle by full hierarchy name.       |
| netlist.get_instport(na me)      | Get instport handle by full hierarchy name    |
| netlist.get_net(name)            | Get net handle by full hierarchy name.        |
| netlist.get_actual_net(<br>name) | Get net handle by full hierarchy actual name. |

## Get Handle List from Top Scope

| netlist.get_top_inst_lis<br>t() | Get top instances of the whole design.        |
|---------------------------------|-----------------------------------------------|
| netlist.get_top_lib_lis<br>t()  | Get top libraries of the whole desing design. |

### Connection

| netlist.sig_to_sig_con<br>n list(from hdl, | Find one of the connective path between two NetHdl objects. |
|--------------------------------------------|-------------------------------------------------------------|
| to_hdl,<br>assign_cell=False)              |                                                             |

## Hierarchy Tree Trv Callback Function

| netlist.hier_tree_trv(sc<br>ope_hier_name=No<br>ne)                  | Traverse the hierarchy tree from the specified scope, and execute the callback function registered by user.                       |
|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| netlist.hier_tree_trv_r<br>egister_cb(obj_type,<br>cb_func, cb_data) | Register the callback function as it will create the association between user-defined callback function/data and hier_tree_trv(). |
| netlist.hier_tree_trv_r<br>eset_cb()                                 | Reset the callback function for hier_tree_trv().                                                                                  |

### **Tracing Callback Function**

| netlist.register_cb(fun c_type, cb_func, cb_data) | Register callback function as it will create the association between user-defined callback function/data and specific connection funtions. |
|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| netlist.reset_cb()                                | Reset callback for connection functions.                                                                                                   |

# **Get Handle by Full Hier Name**

# netlist.get\_inst(name)

Get instance handle by full hierarchy name.

Parameters: name (str) - The full hierarchical name.

**Returns**: The instance with specified name.

Return type: InstHdl

### Examples:

```
>>> print(f'{netlist.get_inst("top.m1")}')
InstHdl('npiNlInst', 'top.m1')
```

# netlist.get\_port(name)

Get port handle by full hierarchy name.

Parameters: name (str) – The full hierarchical name.

**Returns**: The port with specified name.

Return type: PinHdl

```
>>> print(f'{netlist.get_port("top.m1.a")}')
PinHdl('npiNlPort', 'top.m1.a[3:0]')
```

## netlist.get\_instport(name)

Get instport handle by full hierarchy name.

**Parameters**: **name** (str) – The full hierarchical name.

**Returns**: The instport with specified name.

Return type: PinHdl

### Examples:

```
>>> print(f'{netlist.get_instport("top.m1.a")}')
PinHdl('npiNlInstPort', 'top.m1.a[3:0]')
```

## netlist.get\_net(name)

Get net handle by full hierarchy name.

**Parameters: name** (str) – The full hierarchical name.

**Returns**: The net with specified name.

Return type: NetHdl

#### Examples:

```
>>> print(f'{netlist.get_net("top.wa")}')
NetHdl('npiNlDeclNet', 'top.wa[3:0]')
```

# netlist.get\_actual\_net(name)

Get net handle by full hierarchy actual name.

**Parameters:** name (str) – The full hierarchical name.

**Returns**: The handle with specified name.

Return type: NetHdl

#### Examples:

```
>>> print(f'{netlist.get_actual_net("top.wa[1]")}'
NetHdl('npiNlPseudoNet', 'top.wa[3:0]#[1]')
```

# **Get Handle List from Top Scope**

## netlist.get\_top\_inst\_list()

Get top instances of the whole design.

Parameters: None.

Returns: list of top scope instances (InstHdl).

Return type: list

#### Examples:

```
>>> print(f'{netlist.get_top_inst_list()}')
[InstHdl('npiNlInst', 'top')]
```

# netlist.get\_top\_lib\_list()

Get top libraries of the whole design.

Parameters: None.

Returns: list of top libraries (InstHdl).

Return type: list

#### Examples:

```
>>> print(f'{netlist.get_top_lib_list()}')
[LibHdl('npiNlLib', 'demo lib')]
```

### Connection

# netlist.sig\_to\_sig\_conn\_list(from\_hdl, to\_hdl, assign\_cell=False)

Find one of the connective path between two NetHdl objects. This function is the same as NetHdl.to\_sig\_conn\_list()

Parameters:

**from\_hdl**(NetHdl) – the handle of the source net.

to hdl (NetHdl) – the handle of the destination net.

**assign\_cell** (bool) – specifying whether or not an npiNlAssignCell is treated as a primitive cell. Default: False.

**Returns**: A list of the NetHdls along with the path found.

Return type: list

```
>>> hdl1 = netlist.get_net('top.wa')
>>> hdl2 = netlist.get_net('top.wout')
>>> print(f'{netlist.sig_to_sig_conn_list(hdl1, hdl2)}')
[NetHdl('npiNlDeclNet', 'top.wa[3:0]'), NetHdl('npiNlDeclNet',
'top.m1.a[3:0]'),
NetHdl('npiNlDeclNet', 'top.m1.GEN0_out[3:0]'),
NetHdl('npiNlDeclNet', 'top.m1.out[3:0]'),
NetHdl('npiNlDeclNet', 'top.wout[3:0]')]
```

## **Hierarchy Tree Trv Callback Function**

## netlist.hier\_tree\_trv(scope hier name=None)

Traverse the hierarchy tree from the specified scope, and execute the callback function registered by user.

**Parameters:** scope\_hier\_name (str) – The full hier name of target scope. Default: None, it will traverse from top scopes.

**Returns**: Returns 1 if the corresponding scope can be found; otherwise, returns 0.

## Return type: int

#### Examples:

```
>>> def cb_func_inst_obj(hdl, cb):
    print(f' INST: {hdl.info()}', file=f)
    cb.append(hdl)
>>> inst_list = []
>>> netlist.hier_tree_trv_register_cb(netlist.ObjectType.INST,
    cb_func_inst_obj, inst_list)
>>> netlist.hier_tree_trv('top.m1')
INST: npiNlInst, top.m1, {demo.v : 32 : 32}
INST: npiNlInst, top.m1.M:AlwaysO#SigTapO:58:58:Assignment, {demo.v : 58 : 58}
INST: npiNlInst, top.m1.M:Always1#AlwaysO:55:57:Or, {demo.v : 56 : 56}
INST: npiNlInst, top.m1.M:Always2#AlwaysO:55:57:Reg, {demo.v : 55 : 55} {demo.v : 56 : 56}
>>> print(f'{inst_list}')
[InstHdl('npiNlInst', 'top.m1'),
InstHdl('npiNlInst', 'top.m1.M:Always0#SigTapO:58:58:Assignment'),
InstHdl('npiNlInst', 'top.m1.M:Always0#SigTapO:58:57:Or'),
InstHdl('npiNlInst', 'top.m1.M:Always1#AlwaysO:55:57:Reg')]
```

# netlist.hier\_tree\_trv\_register\_cb(obj\_type, cb\_func, cb\_data)

Register the callback function as it will create the association between user-defined callback function/data and hier\_tree\_trv().

#### Parameters:

- obj\_type(ObjectType) Object types that can be iterated from scope. Which are [ObjectType.INST,ObjectType.PORT, ObjectType.INSTPORT, ObjectType.DECL\_NET, ObjectType.CONCAT NET, ObjectType.SLICE NET
- cb\_func (function) The callback function.
- cb\_data (object) The callback data.

#### Returns

- Returns 1 if the input object type is valid to be registered;
- otherwise, returns 0.

### Return type: int

#### Examples:

```
>>> def cb_func_inst_obj(hdl, cb):
    print(f' INST: {hdl.info()}', file=f)
    cb.append(hdl)
>>> inst_list = []
>>> netlist.hier_tree_trv_register_cb(netlist.ObjectType.INST,
    cb_func_inst_obj, inst_list)
>>> netlist.hier_tree_trv('top.m1')
INST: npiNlInst, top.m1, {demo.v : 32 : 32}
INST: npiNlInst, top.m1.M:AlwaysO#SigTapO:58:58:Assignment, {demo.v : 58 : 58}
INST: npiNlInst, top.m1.M:Always1#AlwaysO:55:57:Or, {demo.v : 56 : 56}
INST: npiNlInst, top.m1.M:Always2#AlwaysO:55:57:Reg, {demo.v : 55 : 55} {demo.v : 56 : 56}
>>> print(f'{inst_list}')
[InstHdl('npiNlInst', 'top.m1'),
InstHdl('npiNlInst', 'top.m1.M:Always0#SigTapO:58:58:Assignment'),
InstHdl('npiNlInst', 'top.m1.M:Always0#SigTapO:58:58:Assignment'),
InstHdl('npiNlInst', 'top.m1.M:Always1#AlwaysO:55:57:Or'),
InstHdl('npiNlInst', 'top.m1.M:Always2#AlwaysO:55:57:Reg')]
```

# netlist.hier\_tree\_trv\_reset\_cb()

Reset the callback function for hier\_tree\_trv(). It removes the association between user-defined callback function/data and hier\_tree\_trv().

Parameters: None.

Returns: None.

### Examples:

```
>>> def cb_func_inst_obj(hdl, cb):
  print(f' INST: {hdl.info()}', file=f)
```

```
cb.append(hdl)
>>> inst_list = []
>>> netlist.hier_tree_trv_register_cb(netlist.ObjectType.INST,
cb_func_inst_obj, inst_list)
>>> netlist.hier_tree_trv('top.m1')
INST: npiNlInst, top.m1, {demo.v : 32 : 32}
INST: npiNlInst, top.m1.M:AlwaysO#SigTap0:58:58:Assignment, {demo.v : 58 : 58}
INST: npiNlInst, top.m1.M:Always1#Always0:55:57:Or, {demo.v : 56 : 56}
INST: npiNlInst, top.m1.M:Always2#Always0:55:57:Reg, {demo.v : 55 : 55} {demo.v : 56 : 56}
>>> netlist.hier_tree_trv_reset_cb()
>>> netlist.hier_tree_trv()
```

## **Tracing Callback Function**

# netlist.register\_cb(func\_type, cb\_func, cb\_data)

Register callback function as it creates the association between user-defined callback function/data and specific connection functions.

#### Parameters:

- func\_type (FuncType) Function type to be registered.
- cb\_func (function) The callback function will be called when each handle is traversed. If the function returns False, the tracing will be stopped on that handle.
- cb\_data (object) The callback data.

**Returns**: Returns 1 if the callback function is valid to be registered; otherwise, returns 0.

### Return type: int

#### Examples:

This code registers a callback function to collect AND cells when tracing. Besides, it will stop trace while encounter the OR cell.

```
>>> def cb_func(hdl, cb):
    inst = hdl.scope_inst()
    cellType = inst.cell_type()
    if cellType == 'npiNlOrCell':
    return False
    if cellType == 'npiNlAndCell':
    cb.append(inst)
    return True
>>> inst_list = []
>>> netlist.register_cb(netlist.FuncType.FAN_IN, cb_func, inst_list)
>>> hdl = netlist.get net('top.a')
```

```
>>> print(f'fan in with callback: {hdl.fan_in_reg_list()}')
fan in with callback: [InstHdl('npiNlInst',
  'top.top:Always8#Always0:42:46:Reg'),
InstHdl('npiNlInst', 'top.top:Always9#Always0:42:46:Reg')]
>>> print(f'{inst_list}')
[InstHdl('npiNlInst', 'top.top:Always5#SigOp5:39:39:And')]
>>> netlist.reset_cb()
>>> print(f'fan in without callback: {hdl.fan_in_reg_list()}')
fan in without callback: [InstHdl('npiNlInst',
  'top.top:Always10#Always0:42:46:Reg'),
InstHdl('npiNlInst', 'top.top:Always8#Always0:42:46:Reg'),
InstHdl('npiNlInst', 'top.top:Always9#Always0:42:46:Reg')]
```

## netlist.reset\_cb()

Reset callback for connection functions.

Parameters: None.

Returns: None.

#### Examples:

This code registers a callback function to collect AND cells when tracing. Also, it will stop trace while encounter the OR cell.

```
>>> def cb func(hdl, cb):
 inst = hdl.scope inst()
 cellType = inst.cell type()
 if cellType == 'npiN\overline{10}rCell':
 return False
 if cellType == 'npiNlAndCell':
 cb.append(inst)
 return True
>>> inst list = []
>>> netlist.register cb(netlist.FuncType.FAN IN, cb func, inst list)
>>> hdl = netlist.get net('top.a')
>>> print(f'fan in with callback: {hdl.fan in reg list()}')
fan in with callback: [InstHdl('npiNlInst',
'top.top:Always8#Always0:42:46:Reg'),
InstHdl('npiNlInst', 'top.top:Always9#Always0:42:46:Reg')]
>>> print(f'{inst list}')
[InstHdl('npiNlInst', 'top.top:Always5#SigOp5:39:39:And')]
>>> netlist.reset cb()
>>> print(f'fan in without callback: {hdl.fan in reg list()}')
fan in without callback: [InstHdl('npiNlInst',
'top.top:Always10#Always0:42:46:Reg'),
InstHdl('npiNlInst', 'top.top:Always8#Always0:42:46:Reg'),
InstHdl('npiNlInst', 'top.top:Always9#Always0:42:46:Reg')]
```