# 第十章综合设计实例

# 1键盘扫描与显示

• 矩阵式键盘:行,列



矩阵是键盘以行列形式排列, 键盘上每个按键其实是一个 开关电路,当某键被按下时, 该按键对应的位置就呈现逻 辑0状态.

行扫描方式:逐行送0电平,读取列的状态,以判断按下的键号. 列扫描方式:逐列送0电平,读取行的状态,以判断按下的键号.



以行扫描为例

1给行依次递0111,1011,1101,1110 信号;

2读取列电平状态

# 数码管显示



#### 按键扫描控制程序

```
library ieee;
use ieee.std logic 1164.all;
use ieee.std logic unsigned.all;
entity key scan is
 port(column:in std_logic_vector(3 downto 0); -- 列状态
    scan_cnt:in std_logic_vector(3 downto 0);--- 扫描字
    row:out std logic vector(3 downto 0);--- 行状态
    key pressed:out std logic);----- 按键有效与否后续判断为零则为有键按下
end;
architecture rtl of key scan is
begin
 row<="1110" when scan cnt(3 downto 2)="00" else
    "1101" when scan cnt(3 downto 2)="01" else
    "1011" when scan cnt(3 downto 2)="10" else
    "0111";
  key_pressed<=column(0) when scan_cnt(1 downto 0)="00" else
         column(1) when scan_cnt(1 downto 0)="01" else
          column(2) when scan cnt(1 downto 0)="10" else
         column(3);
   end rtl;
```

### 按键处理控制模块

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_unsigned.all;
use ieee.std logic arith.all;
entity scan count is
port(clk:in std logic;--clock
scan_clk:in std_logic;--1khz clk
key pressed:in std_logic;--检测按键有效与否,停止计数.
   scan_cnt:out std_logic_vector(3 downto 0));--计数
end;
architecture behav of scan_count is
signal qscan:std logic vector(3 downto 0);
begin
scan_1:process(clk,scan_clk,key_pressed)
     begin
        if(clk'event and clk='1')then
          if(scan clk='1' and key pressed='1')then
               qscan<=qscan+1; end if; end if;
      end process;
     scan cnt<=qscan; end;
```

### 按键消抖控制模块

- library ieee;
- use ieee.std\_logic\_1164.all;
- use ieee.std\_logic\_unsigned.all;
- use ieee.std\_logic\_arith.all;
- entity debounce is
- port(key\_pressed:in std\_logic;
- clk:in std\_logic;-- 同步时钟
- scan\_clk:in std\_logic;--1khz clock
- key\_valid:out std\_logic);
- end;
- architecture behav of debounce is
- begin

```
debounce:process(clk,scan clk,key pressed)
   variable dbnq:std logic vector(5 downto 0);
  begin
    if(key pressed='1')then
      dbnq:="111111";--unkey pressed, count reset at 63
       elsif(clk'event and clk='1')then
         if scan clk='1' then
          if dbnq/=1 then
              dbnq:=dbnq-1;--key_pressed not enough long time
           end if; end if;
                                 end if;
          if dbnq=2 then
            key_valid<='1';--key_valid after key_pressed 1/63k second
            else
             key valid<='0';
           end if;
         end process;
     end;
```

### 键盘译码及按键存储模块

```
library ieee;
use ieee.std logic_1164.all;
use ieee.std logic unsigned.all;
use ieee.std logic arith.all;
entity code tran is
port(clk:in std_logic;--clock for synchrony
   scan cnt:in std logic vector(3 downto 0);--1khz clock
   key valid:in std logic;
   butt code:out std logic_vector(3 downto 0));
end;
architecture bb of code tran is
begin
  process(clk)
 begin
     if(clk'event and clk='1')then
      if key valid='1' then
           case scan cnt is
```

- when"0000"=>butt code<="0001";--1
- when"0001"=>butt code<="0010";--2
- when"0010"=>butt\_code<="0011";--3
- when"0011"=>butt code<="1100";--c
- when"0100"=>butt code<="0100";--4
- when"0101"=>butt code<="0101";--5
- when"0110"=>butt code<="0110";--6
- when"0111"=>butt code<="1101";--d</li>
- when"1000"=>butt\_code<="0111";--7
- when"1001"=>butt\_code<="1000";--8
- when"1010"=>butt code<="1001";--9
- when"1011"=>butt code<="1110";--e
- when"1100"=>butt\_code<="1010";--a
- when"1101"=>butt\_code<="0000";--0
- when"1110"=>butt code<="1011";--b
- when others =>butt code<="11111";--f</li>
- end case;
- end if; end if;
- end process;end;

#### 电锁控制模块

```
library ieee;
use ieee.std logic 1164.all;
use ieee.std_logic_unsigned.all;
entity ctrl is
port(data_n:in std_logic_vector(3 downto 0);
   key valid,clk:in std logic;
   enlock:out std logic;
   d,c,b,a:out std logic vector(3 downto 0));
end;
architecture aaa of ctrl is
signal acc,reg:std_logic_vector(15 downto 0);
signal nc:std logic vector(2 downto 0);
signal qa,qb:std logic;
begin
keyin:block is
 begin
   process(data n,key valid)
```

```
begin
      if data n="1101" then
        acc<="000000000000000";
        nc<="000";
      elsif key_valid'event and key_valid='1' then
       if data n<"1101" then
          if nc<=4 then
             acc <= acc(11 downto 0)&data n;
             nc<=nc+1;
            end if;end if;end process;end block;
 lock:block is
   begin
    process(clk,data n)
      begin
       if(clk'event and clk='1')then
         if nc=4 then
           if data n="1110" then
              reg<=acc;
              qa<='1';qb<='0';
           elsif data n="1111" then
            if reg=acc then
              qa<='0';qb<='1';
            end if;end if;end if;end process;end block;
```

```
enlock<=qa and not qb;</li>
d<=acc(15 downto 12);</li>
c<=acc(11 downto 8);</li>
b<=acc(7 downto 4);</li>
a<=acc(3 downto 0);</li>
```

end aaa;

### 动态扫描显示控制模块

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_arith.all;
use ieee.std_logic_unsigned.all;
entity sel display is
port(clk:in std_logic;
   d,c,b,a:in std_logic_vector(3 downto 0);
   db out:out std logic vector(3 downto 0);
   dis out:out std logic vector(3 downto 0));
end entity;
architecture rtl of sel display is
 signal sel:std_logic_vector(1 downto 0);
 signal dis:std logic vector(3 downto 0);
 signal db:std logic vector(3 downto 0);
begin
```

```
counter:block is
  signal q:std_logic_vector(6 downto 0);
  begin
    process(clk)
    begin
    if clk'event and clk='1' then
        q<=q+1;
    end if;
    end process;
    sel<=q(1 downto 0);
    end block counter;</pre>
```

```
multiplexer:block is
  begin
   process(sel)
     begin
      if sel=0 then
        db<=d; dis<="0111";
       elsif sel=1 then
        db<=c; dis<="1011";
       elsif sel=2 then
        db<=b; dis<="1101";
        elsif sel=3 then
        db<=a; dis<="1110";
      end if;
     end process;
   end block multiplexer;
     db out<=db;</pre>
     dis out<=dis;
   end rtl;
```



# 实例1 数字钟设计

## 实时显示时、分、秒

#### 分析:

- 1、最小计时单位: 秒。因此,首先要由时钟产业的信号;
- 2、对秒进行0-59的计数,并且有进位功能,且显示;
- 3、对分进行0-59的计数,并且有进位功能,且显示;
- 4、对时进行0-59的计数,且显示;



```
library ieee;
  use ieee.std logic 1164.all;
                                                               else
  use ieee.std logic unsigned.all
                                                                     cnt0:="0000";
  entity second is
                                                               if cnt1<"0101" then
   port(clk,clr:in std logic;--clk=1Hz
                                                               cnt1:=cnt1+1;
      sec1,sec0:out std logic vector(3 downto 0);
                                                               else
        co:out std logic);
                                                                    cnt1:="0000";
  end second;
                                                                        co<='0';
  architecture arch of second is
                                                                              end if;
  begin
                                                                          end if;
                                                                      end if;
process(clk,clr)
                                                                    sec1<=cnt1;
  variable cnt1,cnt0:std logic vector(3 downto 0);
                                                                    sec0<=cnt0;
  begin
                                                                  end process;
     if clr='0' then
                                                               end arch;
          cnt1:="0000";
          cnt0:="0000";
     elsif clk'event and clk='1' then
          if cnt1="0101" and cnt0="1000" then co<='1';
              cnt0:="1001";
          elsif cnt0<"1001" then
              cnt0:=cnt0+1;
```

# 实例2 出租车计费器设计

### 功能:

- (1) 实现计费功能。车起步开始计费,首先显示起步价,设起步费为8.00元,车在行驶 km以内,只收起步像.00元。车行驶超过 km后,每公里元,车费依次累加。当总费用达到或超过0元时,每公里收费元。当遇到红灯或客户需要停车等待时,则按时间计费,计费单价为每20S收费1元。
- (2)实现预置功能:预置起步费、每公里收费、车行加费里程、计时收费。
- (3) 实现模拟功能:模拟汽车行驶、停止、暂停等状态。
- (4) 实现显示功能:将路程与车费显示出来,以十进制显示。



### 系统流程如下:

- (1) 系统接收到reset信号后,总费用变为8元,同时其他计数器,寄存器等全部清零。
  - (2) 系统接收到start信号后,首先把部分寄存器赋值,总费用不变,单价 price寄存器通过对总费用的判断后赋为2元。其他寄存器和计数器等继续保持为0。
  - (3) speed进程:通过对速度信号sp的判断,决定变量kinside的值。kinside 即是行进100m所需要的时钟周期数,然后每行进100m,则产生一个脉冲 clkout。
  - (4) kilometers进程:由于一个clkout信号代表行进100m,故通过对clkout计数,可以获得共行进的距离kmcount。
  - (5) time进程:在汽车启动后,当遇到顾客等人或红灯时,出租车采用计时收费的方式。通过对速度信号sp的判断决定是否开始记录时间。当sp=0时,开始记录时间。当时间达到足够长时则产生timecount脉冲,并重新计时。一个timecount脉冲相当于等待的时间达到了时间计费的长度。这里选择系统时钟频率为500Hz,20s即计数值为1000。
    - (6) kmmoney可分为kmmoney1和kmmoney2两个进程。

kmmoney1进程:根据条件对enable和price赋值。当记录的距离达到3公里后enable变为'1',开始进行每公里收费,当总费用大于40元后,则单价price由原来的2元每公里变为4元每公里。

kmmoney2进程:在每个时钟周期判断timecount和clkout的值。当其为'1'时,则在总费用上加上相应的费用。



### speed 模块

speed 进程首先根据tart信号判断是否开始计费,然后根据输入的速度档位sp[2..0] 的判断,确定行驶00M所需要的时钟数,每前进00M,输出一个clkout 信号。同时由trt 对clk进行计数,当trt=kinside 时,把clkout 信号置 1°,cnt 清0。



```
Library ieee;
Use ieee.std_logic_1164.all;
Use ieee.std logic unsigned.all;
Entity feesystem is
 Port(clk:in std_logic;
    reset:in std_logic;
    start: in std_logic;
    stop: in std_logic;
    sp:in std_logic_vector(2 downto 0);
    clkout:out std logic);
end feesystem;
architecture behav of feesystem is
begin
 process(clk,reset,stop,start,sp)
  type state type is(s0,s1);
  variable s_state:state_type;
  variable cnt:integer range 0 to 28;
  variable kinside:integer range 0 to 30;
 begin
                     ---7档速度选择,具体每档kinside的值可根据实际情
  case sp is
况设定
   when "000"=> kinside:=0; -- 停止状态或空挡
```

when "001"=> kinside:=28; -- 第一档,慢速行驶状态,行驶100m需要28个时钟周期

```
when "010"=> kinside:=24; -- 第二档
 when "011"=> kinside:=20; -- 第三档
 when "100"=> kinside:=16; -- 第四档
 when "101"=> kinside:=12; -- 第五档
 when "110"=> kinside:=8; -- 第六档
 when "111"=> kinside:=4; --第七档,也是速度最大的档
end case;
 if reset='1'then s state:=s0;
 elsif clk'event and clk='1'then
   case s_state is
  when s0=>
    cnt:=0;clkout<='0';
    if start='1'then s_state:=s1;
    else s state:=s0;
    end if;
```

```
when s1=>
    clkout<='0';
    if stop='1' then s_state:=s0; --相当于无客户上车
    elsif sp="000" then s_state:=s1; ---有客户上车,但车速位0,即客户刚上车还

未起步
    elsif cnt=kinside then cnt:=0;clkout<='1'; s_state:=s1;
    else cnt:=cnt+1; s_state:=s1;
    end if;
    end case;
    end if;
    end process;
```



#### kilometers 模块

此模块主要用于记录行进的距离。通过Mout 信号的计数,可以计算行驶的距离mcount。一个clkout 脉冲相当于行进00m,所以只要记录clkout 的脉冲数目即可确定共行进的距离kmcount1 为十分位,kmcount2 为个位kmcount3 为十位,分别为十进制数。



```
Library ieee;
Use ieee.std_logic_1164.all;
Use ieee.std_logic_unsigned.all;
Entity kilometers is
 Port(clkout,reset:in std_logic;
    kmcnt1:out std_logic_vector(3 downto 0);
    kmcnt2:out std_logic_vector(3 downto 0);
    kmcnt3:out std logic vector(3 downto 0));
end kilometers;
architecture behav of kilometers is
begin
 process(clkout,reset)
   variable km_reg:std_logic_vector(11 downto 0);
begin
 if reset='1'then km_reg:="00000000000";
                                           --km_reg(3 downto 0対应里程十分
 elsif clkout'event and clkout='1'then
位
```

```
if km_reg(3 downto 0)="1001"then
  km reg:=km reg+"0111";
                                    --十分位向个位的进位处理
 else km_reg(3 downto 0):=km_reg(3 downto 0)+"0001";
 end if;
 if km_reg(7 downto 4)="1010"then
  km reg:=km reg+"01100000";
                                     --个位向十位的进位处理
 end if;
end if;
kmcnt1<=km_reg(3 downto 0);
kmcnt2<=km_reg(7 downto 4);</pre>
kmcnt3<=km_reg(11 downto 8);</pre>
end process;
end behav;
```



#### time模块

time模块主要用于计时收费。记录计程车速度为0的时间(如等待红灯)。通过对sp信号的判断,当sp=0,开始记录时间。当时间达到足够长时,产生timecount脉冲,并重新计时。

time进程,产生时间计费脉冲timecount,单位计费时间可设定,这里选为20s



```
Library ieee;
Use ieee.std_logic_1164.all;
Use ieee.std_logic_unsigned.all;
Entity time is
  Port(clk,reset,start,stop:in std_logic;
                 Sp:in std_logic_vector(2 downto 0);
             Timecount:out std logic);
End time;
architecture behav of time is
begin
  process(reset,clk,sp,stop,start)
   type state type is(t0,t1,t2);
   variable t_state:state_type;
   variable waittime: integer range 0 to 1000;
  begin
  if reset='1'then t state:=t0;
  elsif(clk'event and clk='1')then
```

```
case t state is
    when t0 =>
      waittime:=0;timecount<='0';
      if start='1'then t state:=t1;
      else t state:=t0;
      end if;
    when t1 =>
      if sp="000"then t state:=t2;
       else waittime:=0;t_state:=t1;
      end if;
    when t2 =>
      waittime:=waittime+1;
      timecount<='0';
      if waittime=1000 then
        timecount<='1'; --20s,即1000个clk,产生一个时间计费脉冲
        waittime:=0;
      elsif stop='1'then t_state:=t0;
       elsif sp="000"then t state:=t2;
       else timecount<='0';t state:=t1;
      end if;
    end case;
end if;
 end process;
end behav;
```

### kmmoney 模块

kmmoney 可分为kmmoney1 和kmmoney2 两个模块。

kmmoney1 用于产生enable 和price 信号。当记录距离达到公里后,enable 信号为 1°,开始进行每公里的收费。当总费用为6元后,单价price 由原来的2元变为4元。用作计时收费。通过对信号的判断,当p=0,开始记录时间。当时间达到足够长时,产iffecount 脉冲,并重新计时。kmmoney2 用于判断timecount 和clkout的值,当其为 1°时,总费用加。最终输出为总费用。



计费采用两个进程mmoney1 和kmmoney2 实现;

总费用上限位**999**元,一旦超过上限,显示会出现不正常现象

```
Library ieee;
Use ieee.std_logic_1164.all;
Use ieee.std logic unsigned.all;
Entity kmmoney is
  Port(clk,reset,timecount,clkout:in std_logic;
         Kmcnt2:in std logic vector(3 downto 0);
          Kmcnt3:in std logic vector(3 downto 0);
          Count1:out std_logic_vector(3 downto 0);
          Count2:out std_logic_vector(3 downto 0);
          Count3:out std_logic_vector(3 downto 0));
End kmmoney;
Architecture behav of kmmoney is
Signal cash:std_logic_vector(11 downto 0);
Signal price:std_logic_vector(3 downto 0);
Signal enable: std logic;
Begin
  Process(cash,kmcnt2)
  Begin
   If cash>="000001000000"then price<="0100";
   Else price<="0010";
   End if;
```

```
If(kmcnt2>="0011")or(kmcnt3>="0001")then enable<='1';
   Else enable<='0';
   End if;
 End process;
kmmoney2:process(reset,clkout,clk,enable,price,kmcnt2)
variable reg2:std_logic_vector(11 downto 0);
variable clkout cnt:integer range 0 to 10;
begin
if reset='1' then cash<="000000001000"; -- 起步费用设为8元
elsif clk'event and clk='1' then
                                -判断是否需要时间计费,每20s加一元
 if timecount='1' then
 reg2:=cash;
 if reg2(3 downto 0)+"0001">"1001" then
   reg2(7 downto 0):=reg2(7 downto 0)+"00000111";
   if reg2(7 downto 4)>"1001" then
     cash <=reg2+"000001100000";
   else cash<=reg2;
   end if:
 else cash<=reg2+"0001";
 end if;
elsif clkout='1' and enable='1' then --里程计费
```

```
if clkout cnt=9 then
   clkout cnt:=0;
   reg2:=cash;
   if"0000"®2(3 downto 0)+price(3 downto 0)>"00001001"then
     reg2(7 downto 0):=reg2(7 downto 0)+"00000110"+price;
     if reg2(7 downto 4)>"1001"then
      cash<=reg2+"000001100000";
     else cash<=reg2;
     end if;
  else cash<=reg2+price;
  end if;
 else clkout_cnt:=clkout_cnt+1;
 end if;
end if;
end if;
end process;
count1<=cash(3 downto 0); --总费用的个位
count2<=cash(7 downto 4); --总费用的十位
count3<=cash(11 downto 8); --总费用的百位
End behav;
```



分频模块

对系统的时钟进行分频,以模拟轮胎的滚动。

(a) 100分频 (b)10分频





```
Library ieee;
Use ieee.std_logic_1164.all;
entity fp is
 port(clr,clk:in std_logic;
     newclk:out std logic);
end fp;
architecture behav of fp is
signal tem:integer range 0 to 99;
begin
 process(clk,clr)
 begin
   if(clr='1')then
     tem<=0;
     newclk<='0';
   elsif(clk'event and clk='1')then
   if(tem=99)then
     tem<=0;
     newclk<='1';
   else tem<=tem+1;
     newclk<='0';
   end if;
   end if;
  end process;
end behav;
```

```
Library ieee;
Use ieee.std_logic_1164.all;
entity fp10 is
 port(clr,clk:in std_logic;
     newclk:out std_logic);
end fp10;
architecture behav of fp10 is
signal tem:integer range 0 to 9;
begin
 process(clk,clr)
 begin
   if(clr='1')then
     tem<=0;
     newclk<='0';
   elsif(clk'event and clk='1')then
   if(tem=9)then
     tem<=0;
     newclk<='1';
   else tem<=tem+1;
     newclk<='0';
   end if;
   end if;
 end process;
end behav;
```

## 显示模块



```
library ieee;
use ieee.std_logic_1164.all;
entity sev_yima is
port(s:in std_logic_vector(3 downto 0);
 q:out std_logic_vector(6 downto 0));
end sev_yima;
architecture rtl of sev_yima is
begin
 with s select
 q<= "1000000"when "0000",
    "1111001"when "0001",
    "0100100"when "0010",
    "0110000"when "0011",
    "0011001"when "0100",
    "0010010"when "0101",
    "0000010"when "0110",
    "1111000"when "0111",
    "000000"when "1000",
    "0010000"when "1001",
    "1111111"when others;
end rtl;
```

# 实例3 频率计设计

• 要求: 对输入信号进行频率的测量并实时显示。



#### 分频器模块

时钟信号源输出的时钟信号频率高达50MHz,经过分频器将其分频为1Hz、4Hz、500Hz和1000Hz时钟信号。这四种信号再经过1/2分频,得到时间基准信号,其中1000Hz的时钟基准信号用于动态扫描译码电路,1Hz的时钟基准信号用于计数器的始能信号。



```
else
library ieee;
                                                                 cnt1:=0; x1:=not x1;
use ieee.std_logic_1164.all;
                                                               end if;
                                                               if cnt2<12499999 then
entity fenpin is
                                                                  cnt2:=cnt2+1;
 port( clk: in std_logic;--50MHz
                                                               else
    clk1: out std_logic;--1Hz
                                                                 cnt2:=0; x2:=not x2;
    clk2: out std_logic;--4Hz
                                                               end if:
    clk3: out std_logic;--500hz
                                                               if cnt2<99999 then
    clk4: out std logic -- 1khz
                                                                  cnt3:=cnt3+1;
    );
                                                               else
                                                                 cnt3:=0; x3:=not x3;
end fenpin;
                                                               end if:
architecture arch of fenpin is
                                                               if cnt4<49999 then
begin
                                                                  cnt4:=cnt4+1;
process(clk)
                                                               else
  variable cnt1: integer range 0 to 49999999;
                                                                 cnt4:=0; x4:=not x4;
  variable cnt2: integer range 0 to 12499999;
                                                               end if;
  variable cnt3: integer range 0 to 99999;
                                                            end if:
  variable cnt4: integer range 0 to 49999;
                                                            clk1 <= x1;
  variable x1,x2,x3,x4: std logic:='0';
                                                            clk2 <= x2;
                                                            clk3 <= x3;
begin
                                                            clk4 \le x4;
  if clk'event and clk='1' then
                                                          end process;
     if cnt1<49999999 then
                                                          end arch;
```

cnt1:=cnt1+1;

#### 计数器模块

计数器模块始能端door输入分频器模块分频出的0.5Hz 为基准时钟信号频率。计数器sig输入待测信号与基准时钟信号进行比较,并且计数。q0[3..0] 对应的是个位输出,q1[3..0] 对应的是十位输出,q2[3..0] 对应的是百位输出,q3[3..0] 对应的是千位输出。

