diff --git a/llvm/test/CodeGen/RISCV/rvv/vp-inttoptr-ptrtoint.ll b/llvm/test/CodeGen/RISCV/rvv/vp-inttoptr-ptrtoint.ll new file mode 100644 index 0000000000000..e206444e4ef22 --- /dev/null +++ b/llvm/test/CodeGen/RISCV/rvv/vp-inttoptr-ptrtoint.ll @@ -0,0 +1,104 @@ +; NOTE: Assertions have been autogenerated by utils/update_llc_test_checks.py +; RUN: llc -mtriple=riscv64 -mattr=+m,+v < %s | FileCheck %s + +declare @llvm.vp.inttoptr.nxv4p0.nxv4i8(, , i32) + +define @inttoptr_nxv4p0_nxv4i8( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: inttoptr_nxv4p0_nxv4i8: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, ma +; CHECK-NEXT: vzext.vf8 v12, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %v = call @llvm.vp.inttoptr.nxv4p0.nxv4i8( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.inttoptr.nxv4p0.nxv4i16(, , i32) + +define @inttoptr_nxv4p0_nxv4i16( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: inttoptr_nxv4p0_nxv4i16: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, ma +; CHECK-NEXT: vzext.vf4 v12, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %v = call @llvm.vp.inttoptr.nxv4p0.nxv4i16( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.inttoptr.nxv4p0.nxv4i32(, , i32) + +define @inttoptr_nxv4p0_nxv4i32( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: inttoptr_nxv4p0_nxv4i32: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e64, m4, ta, ma +; CHECK-NEXT: vzext.vf2 v12, v8, v0.t +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %v = call @llvm.vp.inttoptr.nxv4p0.nxv4i32( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.inttoptr.nxv4p0.nxv4i64(, , i32) + +define @inttoptr_nxv4p0_nxv4i64( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: inttoptr_nxv4p0_nxv4i64: +; CHECK: # %bb.0: +; CHECK-NEXT: ret + %v = call @llvm.vp.inttoptr.nxv4p0.nxv4i64( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.ptrtoint.nxv4i8.nxv4p0(, , i32) + +define @ptrtoint_nxv4i8_nxv4p0( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: ptrtoint_nxv4i8_nxv4p0: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, ma +; CHECK-NEXT: vnsrl.wi v12, v8, 0, v0.t +; CHECK-NEXT: vsetvli zero, zero, e16, m1, ta, ma +; CHECK-NEXT: vnsrl.wi v8, v12, 0, v0.t +; CHECK-NEXT: vsetvli zero, zero, e8, mf2, ta, ma +; CHECK-NEXT: vnsrl.wi v8, v8, 0, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.ptrtoint.nxv4i8.nxv4p0( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.ptrtoint.nxv4i16.nxv4p0(, , i32) + +define @ptrtoint_nxv4i16_nxv4p0( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: ptrtoint_nxv4i16_nxv4p0: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, ma +; CHECK-NEXT: vnsrl.wi v12, v8, 0, v0.t +; CHECK-NEXT: vsetvli zero, zero, e16, m1, ta, ma +; CHECK-NEXT: vnsrl.wi v8, v12, 0, v0.t +; CHECK-NEXT: ret + %v = call @llvm.vp.ptrtoint.nxv4i16.nxv4p0( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.ptrtoint.nxv4i32.nxv4p0(, , i32) + +define @ptrtoint_nxv4i32_nxv4p0( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: ptrtoint_nxv4i32_nxv4p0: +; CHECK: # %bb.0: +; CHECK-NEXT: vsetvli zero, a0, e32, m2, ta, ma +; CHECK-NEXT: vnsrl.wi v12, v8, 0, v0.t +; CHECK-NEXT: vmv.v.v v8, v12 +; CHECK-NEXT: ret + %v = call @llvm.vp.ptrtoint.nxv4i32.nxv4p0( %va, %m, i32 %evl) + ret %v +} + +declare @llvm.vp.ptrtoint.nxv4i64.nxv4p0(, , i32) + +define @ptrtoint_nxv4i64_nxv4p0( %va, %m, i32 zeroext %evl) { +; CHECK-LABEL: ptrtoint_nxv4i64_nxv4p0: +; CHECK: # %bb.0: +; CHECK-NEXT: ret + %v = call @llvm.vp.ptrtoint.nxv4i64.nxv4p0( %va, %m, i32 %evl) + ret %v +}