diff --git a/llvm/lib/Target/RISCV/GISel/RISCVLegalizerInfo.cpp b/llvm/lib/Target/RISCV/GISel/RISCVLegalizerInfo.cpp index 5e361474e993a..8ee29c043762e 100644 --- a/llvm/lib/Target/RISCV/GISel/RISCVLegalizerInfo.cpp +++ b/llvm/lib/Target/RISCV/GISel/RISCVLegalizerInfo.cpp @@ -27,6 +27,7 @@ RISCVLegalizerInfo::RISCVLegalizerInfo(const RISCVSubtarget &ST) { getActionDefinitionsBuilder({G_ADD, G_SUB, G_AND, G_OR, G_XOR}) .legalFor({XLenLLT}) + .widenScalarToNextPow2(0) .clampScalar(0, XLenLLT, XLenLLT); getActionDefinitionsBuilder({G_ASHR, G_LSHR, G_SHL}) diff --git a/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv32/legalize-and.mir b/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv32/legalize-and.mir index 894a197db9e66..d3dcd96f3dae8 100644 --- a/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv32/legalize-and.mir +++ b/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv32/legalize-and.mir @@ -2,6 +2,26 @@ # RUN: llc -mtriple=riscv32 -run-pass=legalizer %s -o - \ # RUN: | FileCheck %s --- +name: and_i7 +body: | + bb.0.entry: + ; CHECK-LABEL: name: and_i7 + ; CHECK: [[COPY:%[0-9]+]]:_(s32) = COPY $x10 + ; CHECK-NEXT: [[COPY1:%[0-9]+]]:_(s32) = COPY $x11 + ; CHECK-NEXT: [[AND:%[0-9]+]]:_(s32) = G_AND [[COPY]], [[COPY1]] + ; CHECK-NEXT: $x10 = COPY [[AND]](s32) + ; CHECK-NEXT: PseudoRET implicit $x10 + %0:_(s32) = COPY $x10 + %1:_(s32) = COPY $x11 + %2:_(s7) = G_TRUNC %0(s32) + %3:_(s7) = G_TRUNC %1(s32) + %4:_(s7) = G_AND %2, %3 + %5:_(s32) = G_ANYEXT %4(s7) + $x10 = COPY %5(s32) + PseudoRET implicit $x10 + +... +--- name: and_i8 body: | bb.0.entry: @@ -57,6 +77,36 @@ body: | $x10 = COPY %2(s32) PseudoRET implicit $x10 +... +--- +name: and_i48 +body: | + bb.0.entry: + ; CHECK-LABEL: name: and_i48 + ; CHECK: %xhi:_(s32) = COPY $x10 + ; CHECK-NEXT: %xlo:_(s32) = COPY $x11 + ; CHECK-NEXT: %yhi:_(s32) = COPY $x12 + ; CHECK-NEXT: %ylo:_(s32) = COPY $x13 + ; CHECK-NEXT: [[AND:%[0-9]+]]:_(s32) = G_AND %xhi, %yhi + ; CHECK-NEXT: [[AND1:%[0-9]+]]:_(s32) = G_AND %xlo, %ylo + ; CHECK-NEXT: $x10 = COPY [[AND]](s32) + ; CHECK-NEXT: $x11 = COPY [[AND1]](s32) + ; CHECK-NEXT: PseudoRET implicit $x10, implicit $x11 + %xhi:_(s32) = COPY $x10 + %xlo:_(s32) = COPY $x11 + %yhi:_(s32) = COPY $x12 + %ylo:_(s32) = COPY $x13 + %x0:_(s64) = G_MERGE_VALUES %xhi(s32), %xlo(s32) + %y0:_(s64) = G_MERGE_VALUES %yhi(s32), %ylo(s32) + %x:_(s48) = G_TRUNC %x0(s64) + %y:_(s48) = G_TRUNC %y0(s64) + %z:_(s48) = G_AND %x, %y + %z0:_(s64) = G_ANYEXT %z(s48) + %zhi:_(s32), %zlo:_(s32) = G_UNMERGE_VALUES %z0(s64) + $x10 = COPY %zhi(s32) + $x11 = COPY %zlo(s32) + PseudoRET implicit $x10, implicit $x11 + ... --- name: and_i64 diff --git a/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv32/legalize-or.mir b/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv32/legalize-or.mir index ac3ee6b21d81f..e2dc1d30364c0 100644 --- a/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv32/legalize-or.mir +++ b/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv32/legalize-or.mir @@ -2,6 +2,26 @@ # RUN: llc -mtriple=riscv32 -run-pass=legalizer %s -o - \ # RUN: | FileCheck %s --- +name: or_i7 +body: | + bb.0.entry: + ; CHECK-LABEL: name: or_i7 + ; CHECK: [[COPY:%[0-9]+]]:_(s32) = COPY $x10 + ; CHECK-NEXT: [[COPY1:%[0-9]+]]:_(s32) = COPY $x11 + ; CHECK-NEXT: [[OR:%[0-9]+]]:_(s32) = G_OR [[COPY]], [[COPY1]] + ; CHECK-NEXT: $x10 = COPY [[OR]](s32) + ; CHECK-NEXT: PseudoRET implicit $x10 + %0:_(s32) = COPY $x10 + %1:_(s32) = COPY $x11 + %2:_(s7) = G_TRUNC %0(s32) + %3:_(s7) = G_TRUNC %1(s32) + %4:_(s7) = G_OR %2, %3 + %5:_(s32) = G_ANYEXT %4(s7) + $x10 = COPY %5(s32) + PseudoRET implicit $x10 + +... +--- name: or_i8 body: | bb.0.entry: @@ -57,6 +77,36 @@ body: | $x10 = COPY %2(s32) PseudoRET implicit $x10 +... +--- +name: or_i48 +body: | + bb.0.entry: + ; CHECK-LABEL: name: or_i48 + ; CHECK: %xhi:_(s32) = COPY $x10 + ; CHECK-NEXT: %xlo:_(s32) = COPY $x11 + ; CHECK-NEXT: %yhi:_(s32) = COPY $x12 + ; CHECK-NEXT: %ylo:_(s32) = COPY $x13 + ; CHECK-NEXT: [[OR:%[0-9]+]]:_(s32) = G_OR %xhi, %yhi + ; CHECK-NEXT: [[OR1:%[0-9]+]]:_(s32) = G_OR %xlo, %ylo + ; CHECK-NEXT: $x10 = COPY [[OR]](s32) + ; CHECK-NEXT: $x11 = COPY [[OR1]](s32) + ; CHECK-NEXT: PseudoRET implicit $x10, implicit $x11 + %xhi:_(s32) = COPY $x10 + %xlo:_(s32) = COPY $x11 + %yhi:_(s32) = COPY $x12 + %ylo:_(s32) = COPY $x13 + %x0:_(s64) = G_MERGE_VALUES %xhi(s32), %xlo(s32) + %y0:_(s64) = G_MERGE_VALUES %yhi(s32), %ylo(s32) + %x:_(s48) = G_TRUNC %x0(s64) + %y:_(s48) = G_TRUNC %y0(s64) + %z:_(s48) = G_OR %x, %y + %z0:_(s64) = G_ANYEXT %z(s48) + %zhi:_(s32), %zlo:_(s32) = G_UNMERGE_VALUES %z0(s64) + $x10 = COPY %zhi(s32) + $x11 = COPY %zlo(s32) + PseudoRET implicit $x10, implicit $x11 + ... --- name: or_i64 diff --git a/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv32/legalize-xor.mir b/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv32/legalize-xor.mir index e0985f3a40e1a..efd5408be7643 100644 --- a/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv32/legalize-xor.mir +++ b/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv32/legalize-xor.mir @@ -2,6 +2,26 @@ # RUN: llc -mtriple=riscv32 -run-pass=legalizer %s -o - \ # RUN: | FileCheck %s --- +name: xor_i7 +body: | + bb.0.entry: + ; CHECK-LABEL: name: xor_i7 + ; CHECK: [[COPY:%[0-9]+]]:_(s32) = COPY $x10 + ; CHECK-NEXT: [[COPY1:%[0-9]+]]:_(s32) = COPY $x11 + ; CHECK-NEXT: [[XOR:%[0-9]+]]:_(s32) = G_XOR [[COPY]], [[COPY1]] + ; CHECK-NEXT: $x10 = COPY [[XOR]](s32) + ; CHECK-NEXT: PseudoRET implicit $x10 + %0:_(s32) = COPY $x10 + %1:_(s32) = COPY $x11 + %2:_(s7) = G_TRUNC %0(s32) + %3:_(s7) = G_TRUNC %1(s32) + %4:_(s7) = G_XOR %2, %3 + %5:_(s32) = G_ANYEXT %4(s7) + $x10 = COPY %5(s32) + PseudoRET implicit $x10 + +... +--- name: xor_i8 body: | bb.0.entry: @@ -57,6 +77,36 @@ body: | $x10 = COPY %2(s32) PseudoRET implicit $x10 +... +--- +name: xor_i48 +body: | + bb.0.entry: + ; CHECK-LABEL: name: xor_i48 + ; CHECK: %xhi:_(s32) = COPY $x10 + ; CHECK-NEXT: %xlo:_(s32) = COPY $x11 + ; CHECK-NEXT: %yhi:_(s32) = COPY $x12 + ; CHECK-NEXT: %ylo:_(s32) = COPY $x13 + ; CHECK-NEXT: [[XOR:%[0-9]+]]:_(s32) = G_XOR %xhi, %yhi + ; CHECK-NEXT: [[XOR1:%[0-9]+]]:_(s32) = G_XOR %xlo, %ylo + ; CHECK-NEXT: $x10 = COPY [[XOR]](s32) + ; CHECK-NEXT: $x11 = COPY [[XOR1]](s32) + ; CHECK-NEXT: PseudoRET implicit $x10, implicit $x11 + %xhi:_(s32) = COPY $x10 + %xlo:_(s32) = COPY $x11 + %yhi:_(s32) = COPY $x12 + %ylo:_(s32) = COPY $x13 + %x0:_(s64) = G_MERGE_VALUES %xhi(s32), %xlo(s32) + %y0:_(s64) = G_MERGE_VALUES %yhi(s32), %ylo(s32) + %x:_(s48) = G_TRUNC %x0(s64) + %y:_(s48) = G_TRUNC %y0(s64) + %z:_(s48) = G_XOR %x, %y + %z0:_(s64) = G_ANYEXT %z(s48) + %zhi:_(s32), %zlo:_(s32) = G_UNMERGE_VALUES %z0(s64) + $x10 = COPY %zhi(s32) + $x11 = COPY %zlo(s32) + PseudoRET implicit $x10, implicit $x11 + ... --- name: xor_i64 diff --git a/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv64/legalize-and.mir b/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv64/legalize-and.mir index d9603b5a17ba0..ac6cee0b5e4cb 100644 --- a/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv64/legalize-and.mir +++ b/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv64/legalize-and.mir @@ -20,6 +20,26 @@ body: | $x10 = COPY %5(s64) PseudoRET implicit $x10 +... +--- +name: and_i15 +body: | + bb.0.entry: + ; CHECK-LABEL: name: and_i15 + ; CHECK: [[COPY:%[0-9]+]]:_(s64) = COPY $x10 + ; CHECK-NEXT: [[COPY1:%[0-9]+]]:_(s64) = COPY $x11 + ; CHECK-NEXT: [[AND:%[0-9]+]]:_(s64) = G_AND [[COPY]], [[COPY1]] + ; CHECK-NEXT: $x10 = COPY [[AND]](s64) + ; CHECK-NEXT: PseudoRET implicit $x10 + %0:_(s64) = COPY $x10 + %1:_(s64) = COPY $x11 + %2:_(s15) = G_TRUNC %0(s64) + %3:_(s15) = G_TRUNC %1(s64) + %4:_(s15) = G_AND %2, %3 + %5:_(s64) = G_ANYEXT %4(s15) + $x10 = COPY %5(s64) + PseudoRET implicit $x10 + ... --- name: and_i16 @@ -77,6 +97,36 @@ body: | $x10 = COPY %2(s64) PseudoRET implicit $x10 +... +--- +name: and_i72 +body: | + bb.0.entry: + ; CHECK-LABEL: name: and_i72 + ; CHECK: %x00:_(s64) = COPY $x10 + ; CHECK-NEXT: %x01:_(s64) = COPY $x11 + ; CHECK-NEXT: %y00:_(s64) = COPY $x12 + ; CHECK-NEXT: %y01:_(s64) = COPY $x13 + ; CHECK-NEXT: [[AND:%[0-9]+]]:_(s64) = G_AND %x00, %y00 + ; CHECK-NEXT: [[AND1:%[0-9]+]]:_(s64) = G_AND %x01, %y01 + ; CHECK-NEXT: $x10 = COPY [[AND]](s64) + ; CHECK-NEXT: $x11 = COPY [[AND1]](s64) + ; CHECK-NEXT: PseudoRET implicit $x10, implicit $x11 + %x00:_(s64) = COPY $x10 + %x01:_(s64) = COPY $x11 + %y00:_(s64) = COPY $x12 + %y01:_(s64) = COPY $x13 + %x0:_(s128) = G_MERGE_VALUES %x00(s64), %x01 + %y0:_(s128) = G_MERGE_VALUES %y00(s64), %y01 + %x:_(s72) = G_TRUNC %x0(s128) + %y:_(s72) = G_TRUNC %y0(s128) + %z:_(s72) = G_AND %x, %y + %z0:_(s128) = G_ANYEXT %z(s72) + %z00:_(s64), %z01:_(s64) = G_UNMERGE_VALUES %z0(s128) + $x10 = COPY %z00(s64) + $x11 = COPY %z01(s64) + PseudoRET implicit $x10, implicit $x11 + ... --- name: and_i128 diff --git a/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv64/legalize-or.mir b/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv64/legalize-or.mir index d5100e8025cca..dca6174dc9899 100644 --- a/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv64/legalize-or.mir +++ b/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv64/legalize-or.mir @@ -20,6 +20,26 @@ body: | $x10 = COPY %5(s64) PseudoRET implicit $x10 +... +--- +name: or_i15 +body: | + bb.0.entry: + ; CHECK-LABEL: name: or_i15 + ; CHECK: [[COPY:%[0-9]+]]:_(s64) = COPY $x10 + ; CHECK-NEXT: [[COPY1:%[0-9]+]]:_(s64) = COPY $x11 + ; CHECK-NEXT: [[OR:%[0-9]+]]:_(s64) = G_OR [[COPY]], [[COPY1]] + ; CHECK-NEXT: $x10 = COPY [[OR]](s64) + ; CHECK-NEXT: PseudoRET implicit $x10 + %0:_(s64) = COPY $x10 + %1:_(s64) = COPY $x11 + %2:_(s15) = G_TRUNC %0(s64) + %3:_(s15) = G_TRUNC %1(s64) + %4:_(s15) = G_OR %2, %3 + %5:_(s64) = G_ANYEXT %4(s15) + $x10 = COPY %5(s64) + PseudoRET implicit $x10 + ... --- name: or_i16 @@ -77,6 +97,36 @@ body: | $x10 = COPY %2(s64) PseudoRET implicit $x10 +... +--- +name: or_i72 +body: | + bb.0.entry: + ; CHECK-LABEL: name: or_i72 + ; CHECK: %x00:_(s64) = COPY $x10 + ; CHECK-NEXT: %x01:_(s64) = COPY $x11 + ; CHECK-NEXT: %y00:_(s64) = COPY $x12 + ; CHECK-NEXT: %y01:_(s64) = COPY $x13 + ; CHECK-NEXT: [[OR:%[0-9]+]]:_(s64) = G_OR %x00, %y00 + ; CHECK-NEXT: [[OR1:%[0-9]+]]:_(s64) = G_OR %x01, %y01 + ; CHECK-NEXT: $x10 = COPY [[OR]](s64) + ; CHECK-NEXT: $x11 = COPY [[OR1]](s64) + ; CHECK-NEXT: PseudoRET implicit $x10, implicit $x11 + %x00:_(s64) = COPY $x10 + %x01:_(s64) = COPY $x11 + %y00:_(s64) = COPY $x12 + %y01:_(s64) = COPY $x13 + %x0:_(s128) = G_MERGE_VALUES %x00(s64), %x01 + %y0:_(s128) = G_MERGE_VALUES %y00(s64), %y01 + %x:_(s72) = G_TRUNC %x0(s128) + %y:_(s72) = G_TRUNC %y0(s128) + %z:_(s72) = G_OR %x, %y + %z0:_(s128) = G_ANYEXT %z(s72) + %z00:_(s64), %z01:_(s64) = G_UNMERGE_VALUES %z0(s128) + $x10 = COPY %z00(s64) + $x11 = COPY %z01(s64) + PseudoRET implicit $x10, implicit $x11 + ... --- name: or_i128 diff --git a/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv64/legalize-xor.mir b/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv64/legalize-xor.mir index 12e31e95a5377..4f39dff8d9014 100644 --- a/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv64/legalize-xor.mir +++ b/llvm/test/CodeGen/RISCV/GlobalISel/legalizer/rv64/legalize-xor.mir @@ -20,6 +20,26 @@ body: | $x10 = COPY %5(s64) PseudoRET implicit $x10 +... +--- +name: xor_i15 +body: | + bb.0.entry: + ; CHECK-LABEL: name: xor_i15 + ; CHECK: [[COPY:%[0-9]+]]:_(s64) = COPY $x10 + ; CHECK-NEXT: [[COPY1:%[0-9]+]]:_(s64) = COPY $x11 + ; CHECK-NEXT: [[XOR:%[0-9]+]]:_(s64) = G_XOR [[COPY]], [[COPY1]] + ; CHECK-NEXT: $x10 = COPY [[XOR]](s64) + ; CHECK-NEXT: PseudoRET implicit $x10 + %0:_(s64) = COPY $x10 + %1:_(s64) = COPY $x11 + %2:_(s15) = G_TRUNC %0(s64) + %3:_(s15) = G_TRUNC %1(s64) + %4:_(s15) = G_XOR %2, %3 + %5:_(s64) = G_ANYEXT %4(s15) + $x10 = COPY %5(s64) + PseudoRET implicit $x10 + ... --- name: xor_i16 @@ -77,6 +97,36 @@ body: | $x10 = COPY %2(s64) PseudoRET implicit $x10 +... +--- +name: xor_i72 +body: | + bb.0.entry: + ; CHECK-LABEL: name: xor_i72 + ; CHECK: %x00:_(s64) = COPY $x10 + ; CHECK-NEXT: %x01:_(s64) = COPY $x11 + ; CHECK-NEXT: %y00:_(s64) = COPY $x12 + ; CHECK-NEXT: %y01:_(s64) = COPY $x13 + ; CHECK-NEXT: [[XOR:%[0-9]+]]:_(s64) = G_XOR %x00, %y00 + ; CHECK-NEXT: [[XOR1:%[0-9]+]]:_(s64) = G_XOR %x01, %y01 + ; CHECK-NEXT: $x10 = COPY [[XOR]](s64) + ; CHECK-NEXT: $x11 = COPY [[XOR1]](s64) + ; CHECK-NEXT: PseudoRET implicit $x10, implicit $x11 + %x00:_(s64) = COPY $x10 + %x01:_(s64) = COPY $x11 + %y00:_(s64) = COPY $x12 + %y01:_(s64) = COPY $x13 + %x0:_(s128) = G_MERGE_VALUES %x00(s64), %x01 + %y0:_(s128) = G_MERGE_VALUES %y00(s64), %y01 + %x:_(s72) = G_TRUNC %x0(s128) + %y:_(s72) = G_TRUNC %y0(s128) + %z:_(s72) = G_XOR %x, %y + %z0:_(s128) = G_ANYEXT %z(s72) + %z00:_(s64), %z01:_(s64) = G_UNMERGE_VALUES %z0(s128) + $x10 = COPY %z00(s64) + $x11 = COPY %z01(s64) + PseudoRET implicit $x10, implicit $x11 + ... --- name: xor_i128