diff --git a/llvm/lib/Target/X86/X86ScheduleZnver2.td b/llvm/lib/Target/X86/X86ScheduleZnver2.td index 04286560c0bb59..90b66d26480239 100644 --- a/llvm/lib/Target/X86/X86ScheduleZnver2.td +++ b/llvm/lib/Target/X86/X86ScheduleZnver2.td @@ -706,18 +706,7 @@ def Zn2WriteALULat2Ld : SchedWriteRes<[Zn2AGU, Zn2ALU]> { let Latency = 6; } -// BT. -// m,i. -def : InstRW<[WriteShiftLd], (instregex "BT(16|32|64)mi8")>; - // BTR BTS BTC. -// r,r,i. -def Zn2WriteBTRSC : SchedWriteRes<[Zn2ALU]> { - let Latency = 2; - let NumMicroOps = 2; -} -def : InstRW<[Zn2WriteBTRSC], (instregex "BT(R|S|C)(16|32|64)r(r|i8)")>; - // m,r,i. def Zn2WriteBTRSCm : SchedWriteRes<[Zn2AGU, Zn2ALU]> { let Latency = 6;