### Features & Benefits

- Combines four high speed ADCs with a digital sensor control for Melexis' TOF camera sensors
- Integrated light source control with modulation frequencies between 12-40 MHz
- Programmable modulation frequencies to avoid module to module crosstalk
- Up to 8 raw phases per frame
- Pre-processed difference & sum output modes to reduce the data bandwidth
- Continuous or triggered operation modes
- Configurable over I<sup>2</sup>C up to 400kHz
- 12-bit parallel camera interface up to 80Mpix/s
- Region of interest (ROI) selection
- Horizontal & vertical flip/mirror modes
- Per-phase statistics & diagnostics
- Ambient operating temperature ranges of -20 +85°C and -40 +105°C
- AEC-Q100 qualification available!

## Description

MLX75123 is a fully integrated companion chip for Melexis' Time-of-Flight (TOF) sensors. It's perfectly automotive and non-automotive applications, including, but not limited to, gesture recognition, driver monitoring, skeleton tracking, people or obstacle detection and traffic monitoring. This sensor interface is designed to connect instinctively to any Melexis TOF sensor and the output can be directly connected to a camera parallel port and I<sup>2</sup>C interface of a microcontroller. The chip features a configurable sequencer to control the TOF sensor and will sequentially provide the 12-bit output data from its four built-in highspeed ADCs for an accurate analog to digital conversion. Furthermore, MLX75123 synchronously provides the control signals for a modulated light source (LED or laser based). Combined with a TOF sensor like MLX75023, the MLX75123 offers a costeffective, integrated, QVGA (320x240) pixel resolution camera solution. This chipset can deliver raw TOF data up to 600 frames per second. The device is available in a compact 7x7mm AQFN package and offers a variety of integration possibilities.



Figure 1: MLX75123 package





## **Contents**

| Features & Benefits                            |    |
|------------------------------------------------|----|
| Description                                    | 1  |
| 1. Datasheet Changelog                         | 4  |
| 2. Ordering Information                        | 5  |
| 3. Application System Architecture             | 6  |
| 4. System Block Diagram                        | 7  |
| 5. Pinout Description                          | 8  |
| 6. Absolute Maximum Ratings <sup>1</sup>       |    |
| 7. Electrical Specifications                   | 10 |
| 7.1. Crystal Oscillator Requirements           | 10 |
| 7.2. Operating Conditions                      | 11 |
| 7.3. ADC Characteristics                       | 13 |
| 8. Power Consumption                           |    |
| 8.1. Power Up & Down Sequence                  | 14 |
| 9. Output Modes                                |    |
| 9.1. Mode #0 : 11bit (A-B)/4 + 1bit statistics | 15 |
| 9.2. Mode #1 : 12bit (A-B)/2                   | 15 |
| 9.3. Mode #2 : 11bit (A+B)/4 + 1bit statistics | 15 |
| 9.4. Mode #3 : 12bit (A+B)/2                   | 15 |
| 9.5. Mode #4 : 12bit A                         | 16 |
| 9.6. Mode #5 : 12bit B                         | 16 |
| 10. Parallel Output Sequence & Timing          |    |
| 11. Distance Calculation                       |    |
| 12. I2C Commands                               |    |
| 12.1. I <sup>2</sup> C_READ                    | 19 |
| 12.2. I <sup>2</sup> C_WRITE                   | 19 |
| 12.3. I <sup>2</sup> C_RESET                   | 20 |
| 12.4. I <sup>2</sup> C_GLOBAL_RESET            | 20 |
| 12.5. I <sup>2</sup> C_SAVEREGMAP              | 20 |
| 13. Registers                                  | 21 |
| 13.1. Configuration Parameters Registers       | 22 |
| 13.2. FrameTable & Phase Registers             | 25 |
| 13.2.1. Frame : Tx SETTINGS                    | 26 |





| 13.2.2. Frame: IX_IDLETIME                 | 2/ |
|--------------------------------------------|----|
| 13.2.3. Frame : Tx_MODE                    | 28 |
| 13.2.4. Frame : Tx_FRAMECOUNT              | 29 |
| 13.2.5. Frame : Tx_UPPER_LIMIT             | 29 |
| 13.2.6. Frame : Tx_LOWER_LIMIT             | 29 |
| 13.2.7. Frame : Tx_ROI_START & Tx_ROI_SIZE | 30 |
| 13.2.8. Phase : Tx_Py_SETTINGS             | 31 |
| 13.2.9. Phase : Tx_Py_INTEGRATION          | 32 |
| 13.2.10. Phase : Tx_Py_PREHEAT             | 33 |
| 13.2.11. Phase : Tx_Py_PREMIX              | 34 |
| 13.2.12. Phase : Tx_Py_IDLE                | 35 |
| 13.2.13. Phase : Tx_Py_SETUP               | 35 |
| 13.3. USER Registers                       | 36 |
| 14. MetaData                               | 37 |
| 15. Diagnostics                            | 42 |
| 16. Sleep Mode(s)                          | 43 |
| 17. FMOD Generator                         | 44 |
| 18. AQFN Package Dimensions                | 45 |
| 19. Layout & Solder Recommendations        | 46 |
| 19.1. PCB Footprint Design                 | 46 |
| 19.2. Reflow Solder Profile                | 47 |
| Disclaimer                                 | 48 |



# 1. Datasheet Changelog

| Version | Date       | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0     | 17.01.2017 | Initial version                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 1.1     | 11.04.2017 | Updated section 13.3 : USER[03] are visible in Metadata1, not MetaData2 Updated section 7.1 : Clock thresholds depend on VDDD_1V8, not VDD_IO Updated section 13.1 : VIDEO_DRIVE has 2 options (low & high), not 16 Updated default register values in section 13 Added and updated electrical operating conditions in section 7.2 Updated the power consumption values in section 8 Changed BLOCK_ENABLE register to BLOCK_DISABLE in section 16 |
| 1.2     | 02.08.2017 | Added LEDP specifications for single ended mode Updated description of parameters in section 7.2 Updated default register values in section 13 Minor updates to register descriptions                                                                                                                                                                                                                                                             |

Table 1 : Datasheet changelog

Version v1.2 Page 4 of 48



# 2. Ordering Information

| Product  | Temperature Code | Package | Option Code | Packing Form |
|----------|------------------|---------|-------------|--------------|
| MLX75123 | R                | LA      | AAA-000     | RE           |
| MLX75123 | S                | LA      | AAA-000     | RE           |

Table 2 : Order code(s)

### Legend:

| Temperature Code | R : -40°C to 105°C<br>S : -20°C to 85°C |
|------------------|-----------------------------------------|
| Package Code     | LA : Array QFN package, 84pins          |
| Option Code      | AAA-000 : Default product configuration |
| Packing Form     | RE: Reel                                |
| Ordering Example | MLX75123RLA-AAA-000-RE                  |

Table 3

Version v1.2 Page 5 of 48



## 3. Application System Architecture

A complete TOF system or camera module typically includes the following main components:

- MLX75123 + MLX75023 TOF chipset
- A synchronized high bandwidth near infrared (NIR) active illumination source (LED or laser)
- Beam shaping optics for the light distribution
- A receiving sensor lens, optimized for maximum NIR transmittance
- A microprocessor (like Freescale i.MX6 or equivalent) to calculate and process the data



Figure 2

Version v1.2 Page 6 of 48



# 4. System Block Diagram



Figure 3 : System block diagram

Version v1.2 Page 7 of 48



# **5. Pinout Description**

| Designator                                                                                                | Pin#                                                                             | Function                  | Description                                      | Domain   |
|-----------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|---------------------------|--------------------------------------------------|----------|
| PIXCLK <sup>1</sup>                                                                                       | B28                                                                              | Digital Out               | Pixel clock                                      | VDD_IO   |
| HSYNC 1                                                                                                   | B29                                                                              | Digital Out               | Horizontal sync bit                              | VDD_IO   |
| VSYNC 1                                                                                                   | A32                                                                              | Digital Out               | Vertical sync bit                                | VDD_IO   |
| FSYNC 1                                                                                                   | A31                                                                              | Digital Out               | Frame sync bit                                   | VDD_IO   |
| PIXD[11] PIXD[10] PIXD[9] PIXD[8] PIXD[7] PIXD[6] PIXD[5] PIXD[5] PIXD[4] PIXD[3] PIXD[2] PIXD[1] PIXD[0] | B22<br>A25<br>B23<br>A26<br>B24<br>A27<br>B25<br>A28<br>B26<br>A29<br>B27<br>A30 | Digital Out               | Pixel data                                       | VDD_IO   |
| QUIET                                                                                                     | A15                                                                              | Digital Out               | Configurable indication output                   | VDD_IO   |
| CLK                                                                                                       | B13                                                                              | Digital In                | Input clock                                      | VDD_IO   |
| TRIGGER                                                                                                   | A13                                                                              | Digital In                | Frame trigger                                    | VDD_IO   |
| RSTB                                                                                                      | A14                                                                              | Digital In                | Reset pin (= active high)                        | VDD_IO   |
| SDA<br>SCL                                                                                                | B11<br>A12                                                                       | Digital Out<br>Digital In | I <sup>2</sup> C pins                            | VDD_I2C  |
| LEDP<br>LEDN                                                                                              | B31<br>A34                                                                       | Digital Out               | Single ended or differential LED control signals | VDDD_3V3 |
| DMIX[1] <sup>1</sup><br>DMIX[0] <sup>1</sup>                                                              | B32<br>A35                                                                       | Digital Out               | Differential pixel modulation signals            | VDDD_3V3 |
| LATCH_EN                                                                                                  | A4                                                                               | Digital Out               | Pixel array latch enable                         | VDDD_3V3 |
| SHUT                                                                                                      | B2                                                                               | Digital Out               | Pixel array shutter                              | VDDD_3V3 |
| ARRAY_RST                                                                                                 | А3                                                                               | Digital Out               | Pixel array reset signal                         | VDDD_3V3 |
| FLUSH                                                                                                     | В3                                                                               | Digital Out               | Pixel array flush output                         | VDDD_3V3 |
| ROW[7]<br>ROW[6]<br>ROW[5]<br>ROW[4]<br>ROW[3]<br>ROW[2]<br>ROW[1]<br>ROW[0]                              | A2<br>B1<br>A1<br>A44<br>B40<br>A43<br>B39<br>A42                                | Digital Out               | Row addressing                                   | VDDD_3V3 |
| COL[7] COL[6] COL[5] COL[4] COL[3] COL[2] COL[1] COL[0]                                                   | A37<br>B34<br>A38<br>B35<br>A39<br>B36<br>A40<br>B37                             | Digital Out               | Column addressing                                | VDDD_3V3 |

Table 4.1

Version v1.2 Page 8 of 48

<sup>&</sup>lt;sup>1</sup> can be selected as active high or active low

PRELIMINARY Datasheet



| Designator                                              | Pin #                                         | Function   | Description                                                            | Domain |
|---------------------------------------------------------|-----------------------------------------------|------------|------------------------------------------------------------------------|--------|
| A_IN[3]<br>A_IN[2]<br>A_IN[1]<br>A_IN[0]                | B7<br>A7<br>A6<br>B6                          | Analog In  | Analog input of the pixel data                                         |        |
| VDDA_1V8                                                | B14                                           | 1V8 Supply | Analog supply in the 1.8V domain for the PLL                           |        |
| VDDA_ADC_1V8                                            | A9<br>B5                                      | 1V8 Supply | Analog supply for the ADC in the 1.8V analog domain                    |        |
| VDDA_ADC_S_1V8                                          | A10                                           | 1V8 Supply | Analog supply for the ADC in 1.8V analog domain for switched circuitry |        |
| VDDD_1V8                                                | B20                                           | 1V8 Supply | Digital supply in 1.8V digital domain                                  |        |
| VDDA_3V3                                                | В4                                            | 3V3 Supply | Analog supply for the ADC in the 3.3V analog domain                    |        |
| VDDD_3V3                                                | A36<br>B17<br>B38                             | 3V3 Supply | Digital supply in 3.3V digital domain for the interface with the 75023 |        |
| VDD_IO                                                  | B21<br>B30                                    | Supply     | Supply pin for interface to application processor (1.8 or 3.3V)        |        |
| VDD_I2C                                                 | B12                                           | Supply     | 1.8 or 3.3V supply for I <sup>2</sup> C interface                      |        |
| GNDA_1V8                                                | A16                                           | GND        | Analog ground in the 1.8V domain for the PLL                           |        |
| GNDA_ADC_1V8                                            | A5<br>B8                                      | GND        | Analog ADC ground for 1.8V                                             |        |
| GNDA_ADC_S_1V8                                          | В9                                            | GND        | Analog ADC ground for the ADC in 1.8V analog domain switched           |        |
| GNDD_1V8                                                | A22                                           | GND        | Digital ground in 1.8V digital domain                                  |        |
| GND_IO                                                  | A8<br>B15<br>A18<br>A24<br>A33<br>B33<br>A41  | GND        | Digital ground for the interface to application processor              |        |
| TEST[6] TEST[5] TEST[4] TEST[3] TEST[2] TEST[1] TEST[0] | B10<br>A11<br>B16<br>A17<br>B18<br>B19<br>A21 | GND        | Test pins reserved for Melexis purposes, advised to connect to GND_IO  |        |
| n.c.                                                    | A19<br>A20<br>A23                             |            | not connected                                                          |        |

Table 4.2

Version v1.2 Page 9 of 48



# 6. Absolute Maximum Ratings<sup>1</sup>

| Parameter                                                                                         | Min. | Тур. | Max. <sup>1</sup> | Unit |
|---------------------------------------------------------------------------------------------------|------|------|-------------------|------|
| 3V3 supply voltage : VDDA_3V3, VDDD_3V3, VDD_IO, VDD_I2C                                          | -0.2 |      | 4                 | V    |
| 1V8 supply voltage: VDDA_1V8, VDDA_ADC_1V8, VDDA_ADC_S_1V8, VDDD_1V8                              | -0.2 |      | 2.3               | V    |
| Analog input voltage A_IN[3], A_IN[2], A_IN[1], A_IN[0]                                           | -0.2 |      | VDDA_3V3 + 0.2    | V    |
| Digital IO voltage for MLX75023 : COL[x], ROW[x], DMIX[x], LATCH_EN, SHUT, ARRAY_RST, FLUSH       | -0.2 |      | VDDD_3V3 + 0.2    | V    |
| Digital IO voltage I2C                                                                            | -0.2 |      | VDD_I2C + 0.2     | V    |
| Digital IO voltage for video Interface : HSYNC, VSYNC, FSYNC, PIXCLK, PIXD[x], CLK, TRIGGER, RSTB | -0.2 |      | VDD_IO + 0.2      | V    |
| Operating junction temperature                                                                    | -40  |      | 125               | °C   |
| Storage temperature                                                                               | -40  |      | 150               | °C   |
| ESD : Human Body Model                                                                            |      |      | 2                 | kV   |

Table 5 : Absolute Maximum Ratings

Note <sup>1</sup>: Absolute maximum ratings should never be exceeded to avoid permanent hardware failure.

## 7. Electrical Specifications

## 7.1. Crystal Oscillator Requirements

The clock input requires an accurate and clean input signal. It's recommended to use a crystal oscillator with the following specifications towards this purpose. The clock input thresholds are determined by VDDD\_1V8, however the ESD protection circuit limits the amplitude to VDD\_IO+0.2V as defined in Table 5. Oscillator drift is a less significant parameter and will not impact MLX75123 behaviour because all timing related parameters scale directly with this clock.

| Parameter                | Symbol           | Min. | Тур. | Max. | Unit |
|--------------------------|------------------|------|------|------|------|
| Clock frequency          |                  | 40   |      | 80   | MHz  |
| Positive clock threshold | $V_{\text{TH+}}$ | 1    |      |      | V    |
| Negative clock threshold | $V_{TH-}$        |      |      | 0.6  | V    |
| Jitter                   |                  |      | 30   | 60   | ps   |

Table 6: Input clock requirements

Version v1.2 Page 10 of 48



#### 7.2. Operating Conditions

The operation conditions of MLX75123 are highly dependent on the configuration of the device. Values listed in the Table 7 are measured at typical application conditions<sup>1</sup>:

- 80 MHz input clock
- 20 MHz modulation frequency
- 250 us integration time
- Four phase acquisition
- 50 distance FPS (= 200 raw frames)
- ± 5pF load on all output buffers

| Parameter                                   | Min. | Typ.<br>-40 °C² | Typ.<br>25 °C²   | Typ.<br>105 °C² | Peak <sup>3</sup> | Max. <sup>6</sup> | Unit |
|---------------------------------------------|------|-----------------|------------------|-----------------|-------------------|-------------------|------|
| 1V8 analog supply voltage                   | 1.7  | 1.8             | 1.8              |                 |                   | 2                 | V    |
| VDDA_1V8 supply current                     |      | 4.57            | 4.52             | 4.45            |                   | tbd               | mA   |
| VDDA_ADC_1V8 supply current <sup>3</sup>    |      | 39.60           | 42.44            | 46.39           | 221               | tbd               | mA   |
| VDDA_ADC_S_1V8 supply current <sup>3</sup>  |      | 9.58            | 10.25            | 11.05           | 58                | tbd               | mA   |
| 1V8 digital supply voltage                  | 1.7  | 1.8             | 1.8              | 1.8             |                   | 2                 | V    |
| VDDD_1V8 supply current                     |      | 8.5             | 8.61             | 8.84            |                   | tbd               | mA   |
| VDDD_I2C supply current @1V8                |      |                 | n/A <sup>4</sup> |                 |                   | tbd               | mA   |
| VDDD_IO supply current @1V8 <sup>3, 5</sup> |      | 16              | 16.18            | 16.43           | 39                | tbd               | mA   |
| 3V3 analog supply voltage                   | 3    | 3.3             | 3.3              | 3.3             |                   | 3.6               | V    |
| VDDA_3V3 supply current                     |      |                 | 0.001            |                 |                   | tbd               | mA   |
| 3V3 digital supply voltage                  | 3    | 3.3             | 3.3              | 3.3             |                   | 3.6               | V    |
| VDDD_3V3 supply current <sup>3</sup>        |      | 1.29            | 1.28             | 1.29            | 7.85              | tbd               | mA   |
| VDDD_I2C supply current @3V3                |      |                 | n/A <sup>4</sup> |                 |                   | tbd               | mA   |
| VDDD_IO supply current @3V3 3,5             |      | 37.09           | 36.47            | 37.34           | 37                | tbd               | mA   |

Table 7: Power requirements

Note 1: A power calculator that simulates the power consumption at different application parameters is available on request

Note <sup>2</sup>: Temperatures listed in Table 7 are ambient temperatures

Note <sup>3</sup>: Some power domains only work for a specific time (for example during sensor read out). The overall (or average) power consumption thus depends on the duty cycle of that domain, but the peak current determines the power supply requirements and decouple techniques. Please refer to chapter 14 for more information.

 $\underline{\text{Note}}^4$ : The power consumption of VDDD\_I2C depends on the amount of communication between MLX75123 and the host controller. When the device is only initialized once at start up no further power will be consumed.

<u>Note</u> <sup>5</sup>: The average power consumption of VDDD\_IO depends on the actual data content that is being transmitted. Values in Table 7 are considered worst case conditions because in our setup the PIXD lines are toggling heavily.

 $\underline{\text{Note}}^6$ : The max. current consumption measured at the max. supply voltage incl. process & temperature variation for typical application conditions.

Version v1.2 Page 11 of 48



| Parameter                     | Min.       | Max.        | Unit |
|-------------------------------|------------|-------------|------|
| VDDD_1V8 power on reset (POR) | 1.3 - 1.45 | 1.45 - 1.55 | V    |
| POR on/off hysteresis         | 100        |             | mV   |

Table 8 : Power on reset behaviour

When VDDD\_1V8 drops under its lower threshold the device will reset. To avoid unwanted behaviour on noisy power supplies the device will only turn on again when VDDD\_1V8 reaches its upper threshold voltage level. A hysteresis of min. 100mV over temperature variation is guaranteed.

| Parameter                                     | Symbol                                  | Min. | Тур.  | Max. | Unit |
|-----------------------------------------------|-----------------------------------------|------|-------|------|------|
| Junction to ambient thermal resistance        | $\theta_{JA}$                           |      | 22.18 |      | °C/W |
| Junction to package resistance <sup>1</sup>   | $\theta_{\text{JC,}}\theta_{\text{JB}}$ |      | 1.19  |      | °C/W |
| Moisture sensitivity level (MSL) <sup>2</sup> |                                         |      | 3     |      |      |

Table 9 : Package thermal behaviour

Note <sup>1</sup>: For an AQFN package incl. thermal pad the thermal resistance junction-board is equal to resistance junction-package Note <sup>2</sup>: According to IPC/JEDEC J-STD-020E moisture/reflow sensitivity classification

| Parameter                           | Min. | Тур. | Max. | Unit |
|-------------------------------------|------|------|------|------|
| Modulation frequency                | 12   |      | 40   | MHz  |
| Modulation frequency duty cycle     | 12.5 | 50   | 87.5 | %    |
| Modulation frequency phase accuracy |      |      | 1    | %    |
| Modulation frequency settling time  |      | 20   | 100  | us   |

Table 10 : Modulation frequency parameters

| Parameter                                                              | Min. | Тур.     | Max. | Unit |
|------------------------------------------------------------------------|------|----------|------|------|
| Input frequency clock (F <sub>IN</sub> )                               | 40   | 80       | 80   | MHz  |
| Pixel clock frequency (PIXCLK)                                         |      | $F_{in}$ |      | MHz  |
| I <sup>2</sup> C frequency (SCL)                                       | 20   |          | 400  | kHz  |
| I <sup>2</sup> C sink strength (SDA)                                   | 3    |          |      | mA   |
| VDD_IO buffer sink strength <sup>3</sup> (measured @ 200mV)            | 8.2  | 17.2     | 118  | mA   |
| VDD_IO buffer source strength <sup>3</sup> (measured @ VDD_IO - 200mV) | 5.03 | 23.8     | 40   | mA   |
| VDDD_3V3 buffer sink strength (measured @ 200mV)                       | 16.2 | 26.9     | 37.2 | mA   |
| VDDD_3V3 buffer source strength (measured @ VDD_3V3 - 200mV)           | 10.6 | 17       | 24.8 | mA   |

Table 11: IO interface description

 $\underline{\text{Note}}^3$ : Measured at VDD\_IO = 1V8, the values depend on the selection of VIDEO\_DRIVE . VIDEO\_DRIVE can be selected in register CONFIG (0x1004) as explained in section 13.1. Typical values are with VIDEO\_DRIVE at low drive strength, max. values are for high VIDEO\_DRIVE setting.

Version v1.2 Page 12 of 48



| Parameter                                                                          | Min. | Тур. | Max. | Unit |
|------------------------------------------------------------------------------------|------|------|------|------|
| LVDS mode : recommended load impedance                                             |      | 100  |      | Ohm  |
| LVDS mode : output current                                                         |      | 3.5  |      | mA   |
| LVDS mode : common mode voltage                                                    |      | 1.2  |      | V    |
| Single ended mode:  LEDP buffer sink strength  (measured @ 200mV)                  | 16.2 | 26.9 | 37.2 | mA   |
| Single ended mode :<br>LEDP buffer source strength<br>(measured @ VDD_3V3 - 200mV) | 10.6 | 17   | 24.8 | mA   |

Table 12: LED\_P & LED\_N electrical description

#### 7.3. ADC Characteristics

MLX75123 has four single, general purpose analog to digital converters. All ADCs are used in a single ended configuration and independently from each other convert one analog output from MLX75023. Each pipelined ADC consists of a concurrently operating series of stages, isolated by a sample-hold buffer. For sampling rates > 25 MSPS it is needed to optimize the sample point with register ADC\_DELAY\_FT as explained in section 13.1

| Parameter                      | Min. | Тур.               | Max. | Unit   |
|--------------------------------|------|--------------------|------|--------|
| ADC resolution                 |      | 12                 |      | bit    |
| ADC input range                | 0.2  |                    | 1.9  | V      |
| ADC sampling rate              | 20   | F <sub>in</sub> /2 | 40   | MSPS   |
| ADC conversion gain            |      | 500                |      | uV/LSB |
| ADC to ADC gain mismatch       |      | 2                  | 5    | %      |
| Analog input capacitance DC    |      | 5                  |      | pF     |
| ADC delay line number of steps |      | 32                 |      |        |
| ADC delay line step size       |      | 1                  | 3    | ns     |

Table 13 : ADC Characteristics

Version v1.2 Page 13 of 48



## 8. Power Consumption

MLX75123 requires eight different voltage domains, each to be connected to either 1V8 or 3V3. An overview of the different types can be found here:

| Supply Domain   | Voltage (V) | Power (mW)          |
|-----------------|-------------|---------------------|
| VDDA_1V8        | 1.8         | 8.12                |
| VDDA_ADC_1V8    | 1.8         | 77.05               |
| VDDA_ADC_S_1V8  | 1.8         | 18.53               |
| VDDD_1V8        | 1.8         | 15.57               |
| VDD_IO (at 1V8) | 1.8         | 29.16               |
| VDD_I2C         | 3.3         | n/A                 |
| VDDA_3V3        | 3.3         | 0.01                |
| VDDD_3V3        | 3.3         | 4.24                |
|                 | TOTAL       | 153 mW <sup>1</sup> |

Table 14: Typical power consumption

 $\underline{\text{Note}}^{1}$ : Calculations are based on typical application parameters listed in chapter 11.

Note <sup>1</sup>: Calculations are based on the average power consumption of each domain incl. temperature variation

VDD\_I2C and VDD\_IO can be connected to 1V8 or 3V3 depending on the microprocessor. For EMC performance and a reduction in power consumption we suggest to connect both domains to 1V8.

We recommend to use independent regulators on each supply, however if from system point of view this is not desirable one could consider three regulators only. In this scenario we suggest to connect certain domains to each other with good decoupling techniques.

1V8: VDDD\_1V8, VDD\_IO, VDD\_I2C

1V8 Clean: VDDA 1V8, VDDA ADC 1V8, VDDA ADC S 1V8

3V3: VDDA\_3V3, VDDD\_3V3

In combination with MLX75023 or MLX75024 an extra MIXH regulator, 3V3\_clean and negative ARRAYBIAS supply is required.

#### 8.1. Power Up & Down Sequence

To guarantee a proper operation of MLX75123 it's considered mandatory to apply 1V8 prior to the 3V3 supply voltage. Reversely it's also recommended to disconnect 3V3 before 1V8 on power down. Both conditions are visualized in this graph. It's important to keep both supplies within 500mV ( $\delta_{v}$ ) range of each other during start-up and power down sequences. When 1V8 ramps up too fast, compared to 3V3, a diode will be reversed biased which could lead to HW damage, if 3V3 ramps up too fast, compared to 1V8, internal circuitry could be destroyed because of undefined currents.



Figure 4 : Voltage domains startup sequence

Version v1.2 Page 14 of 48



## 9. Output Modes

One Depthsense® pixel has two outputs, known as tap A and tap B, each in counterphase of one other. To reduce the calculation time from raw to depth information the data output already combines the information from both taps, either as a sum, or as a subtraction.

MLX75123 has six different data output modes. The output mode can be changed via register Tx\_Py\_Settings as described in section 13.2.8 and can change per phase.

Each pixel output A or B is a 12 bit value in range of 0 - 4095. The statistics bit in Mode #0 and Mode #2 is used to indicate if this pixel value before the sum or subtraction of A, or B, is between Tx\_UPPER\_LIMIT and Tx\_LOWER\_LIMIT thresholds as defined in the registers in section 13.2.5 and 13.2.6. If both tap A and tap B are between these limits this statistics bit will be high, if one of these outputs fails these criteria it will be set to 0. The MLX75023 test rows and ADC test row are not part of these statistics, for these pixels the statistics bit is always 1.

#### 9.1. Mode #0 : 11bit (A-B)/4 + 1bit statistics

| PIXD[11]  | PIXD[10] | PIXD[9] | PIXD[8] | PIXD[7] | PIXD[6] | PIXD[5]            | PIXD[4] | PIXD[3] | PIXD[2] | PIXD[1] | PIXD[0] |
|-----------|----------|---------|---------|---------|---------|--------------------|---------|---------|---------|---------|---------|
| 1bit      |          |         |         |         | 11hi+ / | A-B)/4 pix         | ol data |         |         |         |         |
| Statistic |          |         |         |         | TIDIL ( | <i>н</i> -ь//4 ріх | ei uald |         |         |         |         |

The 13bit subtraction result of A-B should be truncated to a 11bit value which corresponds to (A-B)/4 in the range of -1024 - 1023. This 11bit value is signed.

### 9.2. Mode #1: 12bit (A-B)/2

| PIXD[11] | PIXD[10] | PIXD[9] | PIXD[8] | PIXD[7] | PIXD[6]     | PIXD[5]    | PIXD[4] | PIXD[3] | PIXD[2] | PIXD[1] | PIXD[0] |
|----------|----------|---------|---------|---------|-------------|------------|---------|---------|---------|---------|---------|
|          |          |         |         | 12      | bit (A-B)/2 | pixel data | Э       |         |         |         |         |

## 9.3. Mode #2 : 11bit (A+B)/4 + 1bit statistics

| PIXD[11]  | PIXD[10] | PIXD[9] | PIXD[8] | PIXD[7] | PIXD[6] | PIXD[5]    | PIXD[4] | PIXD[3] | PIXD[2] | PIXD[1] | PIXD[0] |
|-----------|----------|---------|---------|---------|---------|------------|---------|---------|---------|---------|---------|
| 1bit      |          |         |         |         | 11hi+ / | A+B)/4 pix | ol data |         |         |         |         |
| Statistic |          |         |         |         | TIDIL ( | нтој/4 ріх | ei uala |         |         |         |         |

The 13 bit result of this sum should be truncated to a 11bit value which corresponds to (A+B)/4 in range of 0 - 2047.

#### 9.4. Mode #3 : 12bit (A+B)/2

| PIXD[11] | PIXD[10] | PIXD[9] | PIXD[8] | PIXD[7] | PIXD[6]     | PIXD[5]      | PIXD[4] | PIXD[3] | PIXD[2] | PIXD[1] | PIXD[0] |
|----------|----------|---------|---------|---------|-------------|--------------|---------|---------|---------|---------|---------|
|          |          |         |         | 12      | bit (A+B)/2 | 2 pixel data | Э       |         |         |         |         |

Version v1.2 Page 15 of 48

PRELIMINARY Datasheet



## 9.5. Mode #4: 12bit A

| PIXD[11] | PIXD[10] | PIXD[9] | PIXD[8] | PIXD[7] | PIXD[6]    | PIXD[5]  | PIXD[4] | PIXD[3] | PIXD[2] | PIXD[1] | PIXD[0] |
|----------|----------|---------|---------|---------|------------|----------|---------|---------|---------|---------|---------|
|          |          |         |         |         | 12bit A pi | xel data |         |         |         |         |         |

## 9.6. Mode #5 : 12bit B

| PIXD[11] | PIXD[10] | PIXD[9] | PIXD[8] | PIXD[7] | PIXD[6]    | PIXD[5]  | PIXD[4] | PIXD[3] | PIXD[2] | PIXD[1] | PIXD[0] |
|----------|----------|---------|---------|---------|------------|----------|---------|---------|---------|---------|---------|
|          |          |         |         |         | 12bit B pi | xel data |         |         |         |         |         |

Version v1.2 Page 16 of 48



## 10. Parallel Output Sequence & Timing

The complete output data interface consists out of 16 parallel lines:

- 1 bit PIXCLK → uses same frequency as input CLK
- 1 bit FSYNC → indicates start of a frame (one pulse per frame start)
- 1 bit VSYNC → indicates start of a phase (one pulse per phase start)
- 1 bit HSYNC → indicates start of a row (one pulse for each row start)
- 12 bit pixel data PIXD[11:0]



Figure 5: FSYNC, VSYNC & HSYNC timing diagram

The sequential pixel output per row when used in combination with MLX75023 looks like 0, 8, 1, 9, ... 310, 318, 311, 319. This means that the pixels should be re-ordered on the microcontroller to reconstruct a presentable distance map. This pixel re-ordering can be done on the individual phase data or on the calculated distance map.

The serial output order can be simulated with this Matlab example code:

```
for x = 0:1:159
    y = mod(x,8) + 16*floor(x/8);
    z = mod(x,8) + 16*floor(x/8) + 8;
    fprintf('%d, %d, ', y, z);
end
```

On a timing diagram, without ROI, it would look like:



During a phase the maximum # of rows is limited to 251, depending on the features that are enabled or disabled.



- 1x MetaData1 line
- 240x Pixel array data
- 8x MLX75023 Test Rows
- 1x ADC Test Row
- 1x MetaData2 line

Version v1.2 Page 17 of 48



## 11. Distance Calculation

The distance data per pixel in mm can be calculated by the following formulas.

Raw distance per pixel in millimetre =  $\frac{1}{2} \cdot \frac{1}{360} \cdot \frac{c}{Fmod} \cdot \varphi \cdot 1000$ 

where

$$c = speed \ of \ light = 299\ 792\ 458\ \frac{m}{s}$$

Fmod = Modulation frequency in Hz

$$\varphi = \begin{cases} 90 \cdot (1-x) & \text{if } y < 0 \\ 90 \cdot (3+x) & \text{if } y \ge 0 \end{cases}$$

and x, y are averaged quadrature values calculated as

$$x = \frac{X\_A}{2 \cdot N\_A} - \frac{X\_B}{2 \cdot N\_B}$$

$$y = \frac{Y\_A}{2 \cdot N A} - \frac{Y\_B}{2 \cdot N B}$$

with

$$X_A = PH1_A - PH1_B$$
  
 $X_B = PH3_A - PH3_B$   
 $Y_A = PH4_A - PH4_B$ 

$$Y_B = PH2_A - PH2_B$$

where  $PHx\_A \& PHx\_B$  are the differential output values of output A and output B, and x is the typical phase shift (0,90,180 or 270)

PHx A - PHx B values are available directly as output in 12bit (A-B) mode.

$$N_A = |X_A| + |Y_A|$$
  
 $N_B = |X_B| + |Y_B|$ 

and

Confidence per pixel =  $N_A + N_B$ 

Version v1.2

PRELIMINARY Datasheet



#### 12. I2C Commands

MLX75123 features a standard (up to 400kHz) inter-integrated circuit communication interface, also known as  $I^2C$ . This device acts as a  $I^2C$  slave with address 0x0067. This address can be reprogrammed via register I2C\_ADDRESS. More information on custom  $I^2C$  addresses can be found in chapter 13.1.

The size of both the register addresses & register data is 16bit.

I<sup>2</sup>C follows a strict timing sequence, the master device will initiate all communication, it's in control of the SCL line, data will be transmitted via SDA line. Each slave monitors the I<sup>2</sup>C bus and will respond to the master when needed.

The following sections describe these timings for each of the individual commands.

#### Legend:



## 12.1. I<sup>2</sup>C READ

This command allows you to read the registers listed in chapter 13. Normally it will read 1x register only, but the slave will continue to transmit data of sequential register addresses until the master terminates the communication.



## 12.2. I<sup>2</sup>C\_WRITE

This command allows you to write the registers listed in chapter 13. Normally you write 1x register only, but optionally the master can continue to transmit data of sequential register addresses to reduce the communication time when a lot of registers should be written.



Version v1.2 Page 19 of 48



## 12.3. I<sup>2</sup>C\_RESET

This command will reset MLX75123.



## 12.4. I<sup>2</sup>C GLOBAL RESET

This command will reset all I<sup>2</sup>C devices on the bus which support this standardized, but optional, command.



## 12.5. I<sup>2</sup>C\_SAVEREGMAP

On MLX75123 start-up all registers will be copied from the non-volatile EEPROM into the volatile RAM, where they can be changed via the I<sup>2</sup>C communication. When the device is restarted it will load the default values from the EEPROM again. It's possible to save your own custom register map into the EEPROM with the following command sequence:



followed by an I<sup>2</sup>C\_WRITE of register 0x0000 with value 0x0100. This register won't be writeable while the device is copying the data and it will be automatically cleared when the operation is completed. Saving a complete register map will take a few milliseconds and it's advised to wait until register 0x000 is cleared before continuing any communication.

For long term reliability of the NVRAM there's a defined maximum of I<sup>2</sup>C\_SAVEREGMAP cycles possible. These limits depend on the junction temperature(s) with a guaranteed amount of minimum cycles:

- Min.100000 store cycles at 25°C
- Min.10000 store cycles at 125°C

Version v1.2 Page 20 of 48



## 13. Registers

MLX75123 has internal memory that is used to store the default register values and that can be used to store customer specific parameters like unique module no. identifiers. On startup this EEPROM is loaded into the RAM where it can be accessed during normal operation. Commands to read/write custom RAM settings into the EEPROM are available. The complete memory map can be found here, it's strongly linked to values that can be read out from the metadata.

| Memory<br>Address | Description        |
|-------------------|--------------------|
| 0x1000            | Configuration      |
|                   | Parameters I       |
| 0x1010            | r drameters r      |
| 0x1012            |                    |
|                   | Table 1 Properties |
| 0x1022            |                    |
| 0x1024            |                    |
|                   | T1_P0_Settings     |
| 0x1030            |                    |
| 0x1032            |                    |
|                   | T1_P1_Settings     |
| 0x103E            |                    |
| 0x1040            |                    |
|                   | T1_P2_Settings     |
| 0x104C            |                    |
| 0x104E            |                    |
|                   | T1_P3_Settings     |
| 0x105A            |                    |
| 0x105C            |                    |
|                   | T1_P4_Settings     |
| 0x1068            |                    |
| 0x106A            |                    |
|                   | T1_P5_Settings     |
| 0x1076            |                    |
| 0x1078            |                    |
|                   | T1_P6_Settings     |
| 0x1084            |                    |
| 0x1086            |                    |
|                   | T1_P7_Settings     |
| 0x1092            |                    |

| Memory<br>Address | Description                             |  |
|-------------------|-----------------------------------------|--|
| 0x1094            |                                         |  |
| •••               | Table 2 Properties                      |  |
| 0x10A4            |                                         |  |
| 0x10A6            |                                         |  |
|                   | T2_P0_Settings                          |  |
| 0x10B2            |                                         |  |
| 0x10B4            |                                         |  |
|                   | T2_P1_Settings                          |  |
| 0x10C0            |                                         |  |
| 0x10C2            |                                         |  |
|                   | T2_P2_Settings                          |  |
| 0x10CE            |                                         |  |
| 0x10D0            |                                         |  |
|                   | T2_P3_Settings                          |  |
| 0x10DC            |                                         |  |
| 0x10DE            |                                         |  |
|                   | T2_P4_Settings                          |  |
| 0x10EA            |                                         |  |
| 0x10EC            |                                         |  |
|                   | T2_P5_Settings                          |  |
| 0x10F8            |                                         |  |
| 0x10FA            |                                         |  |
|                   | T2_P6_Settings                          |  |
| 0x1106            |                                         |  |
| 0x1108            |                                         |  |
|                   | T2_P7_Settings                          |  |
| 0x1114            |                                         |  |
| 0x1116            | Configuration                           |  |
| 0x1118            | Parameters II                           |  |
| 0x111A            | LICED DESILIES                          |  |
| 0x111C            | USER DEFINED                            |  |
| 0x111E            | (these can be read out<br>in MetaData1) |  |
| 0x1120            |                                         |  |
| 0x1122            |                                         |  |
|                   | USER DEFINED                            |  |
| 0x1198            |                                         |  |

Version v1.2 Page 21 of 48



### 13.1. Configuration Parameters Registers

General parameters that influence the behaviour of MLX75123 can be changed in the following registers.

Name : I<sup>2</sup>C\_ADDRESS

Address: 0x1000

Default Value : 0x0067

Bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

- - - - - - - - - I<sup>2</sup>C\_ADDRESS [6:0]

I<sup>2</sup>C ADDRESS: Programmable 7bit I<sup>2</sup>C slave address.

A change of this register should be followed by a I2C\_SAVEREGMAP operation (section 12.5) and a device reset before this new address will be active. Address 0x0032 should not be used.

Name: **START\_DELAY**Address: 0x1002
Default Value: 0x00FF

Bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

- - - - - - - START\_DELAY [8:0]

START\_DELAY: Defines the time between the NVRAM to EEPROM copy and the 3V3\_READY signals are available and the start of the digital block for the first frame acquisition. It ranges from 0 - 5.12ms at 80MHz input clock, in steps of 9 bit.

Name : **CONFIG**Address : 0x1004

Default Value: 0x0000

| Bit | 15 | 14 | 13              | 12       | 11 | 10 | 9 | 8 |
|-----|----|----|-----------------|----------|----|----|---|---|
|     | -  | -  | _               | _        | -  | -  | - | - |
|     |    |    |                 |          |    |    |   |   |
| Bit | 7  | 6  | 5               | 4        | 3  | 2  | 1 | 0 |
|     | -  | -  | VIDEO_<br>DRIVE | LED_MODE | -  | -  | - | - |

VIDEO DRIVE: Select the drive strength of the video output buffers

0 : low drive strength

1: high drive strength

By default the drive strength is set high for board debug processes, however the low drive strength is advised to reduce noise & EMC impact to a minimum in application conditions.

LED\_MODE : Select single ended or differential LED control signals

0 : Single ended mode (LED\_P, LED\_N connected to ground)

1: LVDS mode (LED\_P & LED\_N)

Version v1.2 Page 22 of 48

PRELIMINARY Datasheet



Name : **Bx\_LATCH** Address : 0x1006

Default Value: 0xFF11 (in configuration with sensor MLX75023)

Bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 0 1 BxCOL\_LATCH [15:7] BxROW\_LATCH [7:0]

BxCOL\_LATCH: Pattern to be applied to BxCOL[7:0] bits at initialization/power-up phase of the MLX75023. BxROW\_LATCH: Pattern to be applied to BxROW[7:0] bits at initialization/power-up phase of the MLX75023

0x11: BxROW\_LATCH pattern to apply for MLX75023 in application mode

0x13: BxROW\_LATCH pattern to apply for MLX75023 with 4 test columns enabled

<u>Note</u>: Bx\_LATCH is only applied once during startup, for change(s) during operation the value has to be copied to NVRAM (see section 12.5) and a MLX75123 reset has to be applied.

Note: For a configuration with MLX75024 this register value HAS to change to 0x0000.

Name : **PIXEL1** Address : 0x1008

Default Value: 0xF39D

Bit 15 14 13 12 11 10 9 8 7 6 5 3 1 0 PIXEL1 Y [15:7] PIXEL1 X [7:0]

MLX75123 offers the functionality to read out any pixel in addition to the normal read-out sequence. This feature can be used to read out single pixels or test structures from the sensor array. This register hold the X & Y coordinates of one pixel. This pixel will be read out only once per frame, at the start of each frame and the result (available in the metadata) will be constant for all phase frames. PIXEL1\_Y and PIXEL2\_Y should be from 2 neighbouring rows

Name: PIXEL2
Address: 0x100A
Default Value: 0xF39C

Bit 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0

PIXEL2\_Y [15:7] PIXEL2\_X [7:0]

MLX75123 offers the functionality to read out any pixel in addition to the normal read-out sequence. This feature can be used to read out single pixels or test structures from the sensor array. This register hold the X & Y coordinates of one pixel. This pixel will be read out only once per frame, at the start of each frame and the result (available in the metadata) will be constant for all phase frames. PIXEL1\_Y and PIXEL2\_Y should be from 2 neighbouring rows

Version v1.2 Page 23 of 48

PRELIMINARY Datasheet



Name: ADC\_DELAY\_FT

Address: 0x1010

Default Value: 0x0000

| Bit | 15 | 14                | 13 | 12 | 11            | 10 | 9 | 8               |
|-----|----|-------------------|----|----|---------------|----|---|-----------------|
|     | -  | -                 | -  | -  | -             | -  | - | -               |
| Bit | 7  | 6                 | 5  | 4  | 3             | 2  | 1 | 0               |
|     | -  | EN_PROG_<br>DELAY |    | PI | ROG_DELAY [5: | 1] |   | FRAME_<br>TABLE |

EN PROG DELAY: Automatic calibration procedure

0 : Disable the delay line sweep

1: Enable the delay line sweep, at the beginning of the readout, before the first phase readout. Row 'DELAY\_LINE\_ADDRESS' will be read out while the delay filter is incremented every other pixel (on pins PROG\_DELAY [5:1], starting from 0 to 31. As there are 32 delay line taps, only the first 64 pixels of the line have to be read out. Only the data on ADC channel 'DELAY\_LINE\_ADC' is taken into account.

PROG\_DELAY: The setting for the delay line that shall be applied during a full frame (0 = default sampling point)

This setting is not being applied during the automatic delay line sweep.

This register using GRAY coding: 0, 1, 3, 2, 6, 7, 5, 4, 12, 13, 15, 14, 10, 11, 9, 8,

24, 25, 27, 26, 30, 31, 29, 28, 20, 21, 23, 22, 18, 19, 17, 16 (listed in order of magnitude)

For increasing values, a delay is added, thus the sample point occurs later in time.

<u>Note</u>: Operation at non optimized PROG\_DELAY settings can cause vertical stripe image artefacts in the image. More information on this effect and the optimization procedure is available upon request.

FRAME TABLE: Selection of the Frame Table to be used.

0: Frame Definition Table 1 is used to generate the frames

1: Frame Definition Table 2 is used to generate the frames

A definition of these tables can be found in registers 0x1012 and 0x1094

Name : **DELAY\_CONFIG** 

Default Value: 0x0000

Address: 0x1116

| Bit | 15      | 14 | 13  | 12           | 11            | 10 | 9          | 8          |
|-----|---------|----|-----|--------------|---------------|----|------------|------------|
|     | MOD_INV |    | ADO | LATENCY [14  | :10]          |    | DELAY_LINI | _ADC [9:8] |
| Bit | 7       | 6  | 5   | 4            | 3             | 2  | 1          | 0          |
|     |         |    |     | DELAY_LINE_A | ADDRESS [7:0] |    |            |            |

MOD\_INV: Inverts the sensor (DMIXO/1) modulation signal

ADC\_LATENCY: Changes the digital sampling point of the ADCs. Results in a full column shift of the image.

Changes to ADC\_LATENCY should be programmed into NVRAM (see section 12.5) and are only

applied after sensor reset.

DELAY\_LINE\_ADC: tbd

DELAY LINE ADDRESS: tbd

Version v1.2 Page 24 of 48

PRELIMINARY Datasheet



Name : **BxROW\_IDLE** Address : 0x1118

Default Value: 0x00F4

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4    | 3       | 2  | 1 | 0 |
|-----|----|----|----|----|----|----|---|---|---|---|---|------|---------|----|---|---|
|     | -  | -  | -  | -  | -  | -  | - | - |   |   |   | ROW_ | DLE [7: | 0] |   |   |

BxROW IDLE: Pattern to be applied to BxROW[7:0] bits during reset, integration & sampling phases

## 13.2. FrameTable & Phase Registers

MLX75123 has two different FrameTable definitions. Each table consists of eight individual configurable phases as indicated in Table 15. The FrameTable used to capture the frames can be selected register 0x1010 ADC\_DELAY\_FT.



| FrameTable Definition      | Phase Definition  |
|----------------------------|-------------------|
| T1_SETTINGS                | T1_P0_SETTINGS    |
| T1_IDLETIME                | T1_P0_INTEGRATION |
| T1_MODE                    | T1_P0_PREHEAT     |
| T1_FRAMECOUNT              | T1_P0_PREMIX      |
| T1_UPPER_LIMIT             | T1_P0_IDLE        |
| T1_LOWER_LIMIT             | T1_P0_SETUP       |
| T1_ROI_START & T1_ROI_SIZE | Phase1            |
|                            | Phase2            |
|                            | Phase3            |
|                            | Phase4            |
|                            | Phase5            |
|                            | Phase6            |
|                            | Phase7            |
| T2_SETTINGS                | T2_P0_SETTINGS    |
| T2_IDLETIME                | T2_P0_INTEGRATION |
| T2_MODE                    | T2_P0_PREHEAT     |
| T2_FRAMECOUNT              | T2_P0_PREMIX      |
| T2_UPPER_LIMIT             | T2_P0_IDLE        |
| T2_LOWER_LIMIT             | T2_P0_SETUP       |
| T2_ROI_START & T2_ROI_SIZE | Phase1            |
|                            | Phase2            |
|                            | Phase3            |
|                            | Phase4            |
|                            | Phase5            |
|                            | Phase6            |
|                            | Phase7            |

Table 15 : Frametable configuration

Version v1.2 Page 25 of 48



#### 13.2.1. Frame: Tx SETTINGS

| <b>Memory Address</b> | Default Value |             |
|-----------------------|---------------|-------------|
| 0x1012                | 0x0C03        | T1_SETTINGS |
| 0x1094                | 0x0000        | T2_SETTINGS |

| Bit | 15        | 14                 | 13                 | 12      | 11              | 10              | 9          | 8     |
|-----|-----------|--------------------|--------------------|---------|-----------------|-----------------|------------|-------|
|     | -         | Tx_EN_<br>TEST_ADC | Tx_EN_<br>TEST_ROW | -       | Tx_EN_<br>META2 | Tx_EN_<br>META1 | -          | -     |
| Bit | 7         | 6                  | 5                  | 4       | 3               | 2               | 1          | 0     |
|     | Tx_FLIP_M | IRROR [7:6]        | Tx_QUIE            | T [5:4] | -               | Tx_PI           | HASE_COUNT | [3:0] |

Tx\_EN\_TEST\_ADC: One additional row of pixel data will connected to a known voltage reference (on/off)

The data of this row can only be evaluated in Mode #4 or Mode #5 (from section 9)

This known voltage reference per pixel changes with BxCOL[4:3] column addresses.

00: ADC inputs connected to sensor

01: ADC inputs connected 0V

10: ADC inputs connected to +Vref

11: ADC inputs connected to -Vref



Figure 6: EN\_TEST\_ADC row for Mode #4 (12bit A)

Tx\_EN\_TEST\_ROW: Enable the eight MLX75023 test rows (on/off)

Tx EN META2: Enable/disable Metadata2 line (on/off)

Tx\_EN\_META1: Enable/disable Metadata1 line (on/off)

Tx\_FLIP\_MIRROR: Mirror the image along its horizontal and/or vertical center axis

00 : default

01 : Flip (along horizontal axis)10 : Mirror (along vertical axis)

11: Flip & mirror

Tx\_QUIET: Select behaviour of the quiet pin

00 : default, QUIET is not used

01 : QUIET is high in reset + integration phase

10: QUIET is high in readout phase

11: QUIET is high in reset + integration + readout phase

Tx PHASE COUNT: # phases to be accumulated in one FrameTable (between 0-7)

Version v1.2 Page 26 of 48



#### 13.2.2. Frame: Tx IDLETIME

After the eight phases it's possible to define a frame idle time. This time can be used to fix the distance framerate. It's defined in number of Tmix pulses and ranges from 0 - 4 294 967 296.



| Memory Address | Default Value |              |
|----------------|---------------|--------------|
| 0x1014         | 0x93E0        | T1_IDLETIME0 |
| 0x1016         | 0x0004        | T1_IDLETIME1 |
| 0x1096         | 0x0000        | T2_IDLETIME0 |
| 0x1098         | 0x0000        | T2_IDLETIME1 |



Tx\_IDLETIME in Tmix pulses can be calculated as:

$$#pulses = time(ms) \cdot Fmod(kHz)$$

For a typical application setup with Tint = 250us,  $F_{MOD}$  = 20MHz and a distance framerate of 25 FPS the Tx\_IDLETIME is 35ms.

#
$$pulses = 35 \cdot 20000 = 700\ 000 = 0x \underline{000A}\ \underline{AE60}$$
 (hexadecimal)

Note : The default T1\_IDLETIME has been set to 0x493E0 (dec. 300 000) which corresponds to 15ms @  $F_{MOD} = 20MHz$ 

Version v1.2 Page 27 of 48



#### 13.2.3. Frame: Tx\_MODE

| <b>Memory Address</b> | Default Value |         |
|-----------------------|---------------|---------|
| 0x1018                | 0x6E80        | T1_MODE |
| 0x109A                | 0x0000        | T2_MODE |

| Bit | 15     | 14          | 13       | 12       | 11        | 10             | 9       | 8           |
|-----|--------|-------------|----------|----------|-----------|----------------|---------|-------------|
|     | Tx_MO  | D_DUTY_CYLE | [15:13]  | -        |           | Tx_RDIV [11:9] |         | Tx_NDIV [8] |
| Bit | 7      | 6           | 5        | 4        | 3         | 2              | 1       | 0           |
|     | Tx_NDI | V [7:6]     | Tx_VSYNC | Tx_HSYNC | Tx_PIXCLK | Tx_FSYNC       | Tx_TRIC | GGER [1:0]  |

Tx\_MOD\_DUTY\_CYLE: Duty cycle correction for the MOD signal

0x000: 12.5% 0x001: 25% 0x010: 37.5% 0x011: 50% 0x100: 62.5% 0x101: 75% 0x110: 87.5%

Tx\_RDIV: PLL RDIV value (see chapter 17)

Tx NDIV [8:6]: PLL NDIV value (see chapter 17)

Tx\_VSYNC: 0: default / 1: VSYNC inverted

Tx HSYNC: 0: default / 1: HSYNC inverted

Tx\_PIXCLK: 0: default / 1: PIXCLK inverted

Tx\_FSYNC: 0: default / 1: FSYNC inverted

Tx TRIGGER:

0x00 : Continuous Mode :

Once started, the system will execute the phase measurements according the configured sequence.

0x01: Triggered Multi Frame Mode:

In this mode the system will acquire a variable number of frames with a preset number of phases, after which time the system will return to idle state. The number of frames to be acquired can be set using register *Tx\_FRAME\_COUNT*.

Version v1.2 Page 28 of 48



#### 13.2.4. Frame: Tx FRAMECOUNT

This register holds the amount of frames to be captured in triggered multi frame mode in the range of 0 - 65535.

| <b>Memory Address</b> | Default Value |               |
|-----------------------|---------------|---------------|
| 0x101A                | 0x0000        | T1_FRAMECOUNT |
| 0x109C                | 0x0000        | T2_FRAMECOUNT |



## 13.2.5. Frame: Tx\_UPPER\_LIMIT

The value of this register is used as high threshold value. The amount of pixels that return a value higher than this threshold will be counted and will be available in the statistics. It can be used to indicate low confidence pixels. The same threshold is used for the common mode bit in the 11bit + 1 output modes.

| <b>Memory Address</b> | Default Value |                |  |  |  |
|-----------------------|---------------|----------------|--|--|--|
| 0x101C                | 0x0CCC        | T1_UPPER_LIMIT |  |  |  |
| 0x109E                | 0x0000        | T2_UPPER_LIMIT |  |  |  |

#### 13.2.6. Frame: Tx\_LOWER\_LIMIT

The value of this register is used as low threshold value. The amount of pixels that return a value lower than this threshold will be counted and will be available in the statistics. It can be used to indicate saturated pixels.

The same threshold is used for the common mode bit in the 11bit + 1 output modes.

| Memory Address | Default Value |                |
|----------------|---------------|----------------|
| 0x101E         | 0x0333        | T1_LOWER_LIMIT |
| 0x10A0         | 0x0000        | T2_LOWER_LIMIT |

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9    | 8     | 7       | 6     | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|------|-------|---------|-------|---|---|---|---|---|---|
|     |    |    |    |    |    |    | Tx_L | OWER_ | LIMIT [ | 15:0] |   |   |   |   |   |   |

Version v1.2 Page 29 of 48



### 13.2.7. Frame: Tx\_ROI\_START & Tx\_ROI\_SIZE

The ROI registers enable you to read out only part of the complete MLX75023 pixel array.

This region is defined by its starting location and its size.

Values in Y (rows) are multipliers of 1, values in X (columns) are multipliers of 16.

| Memory<br>Address | Default<br>Value |              |
|-------------------|------------------|--------------|
| 0x1020            | 0x0000           | T1_ROI_START |
| 0x1022            | 0xF014           | T1_ROI_SIZE  |
| 0x10A2            | 0x0000           | T2_ROI_START |
| 0x10A4            | 0x0000           | T2_ROI_SIZE  |



| Bit | 15                  | 14 | 13 | 12 | 11 | 10 | 9 | 8                  | 7 | 6 | 5       | 4         | 3  | 2 | 1 | 0 |
|-----|---------------------|----|----|----|----|----|---|--------------------|---|---|---------|-----------|----|---|---|---|
|     | Tx_ROI_START [15:8] |    |    |    |    |    |   | Tx_ROI_START [7:0] |   |   |         |           |    |   |   |   |
| Bit | 15                  | 14 | 13 | 12 | 11 | 10 | 9 | 8                  | 7 | 6 | 5       | 4         | 3  | 2 | 1 | 0 |
|     | Tx_ROI_SIZE [15:8]  |    |    |    |    |    |   |                    |   | T | x_ROI_9 | SIZE [7:0 | 0] |   |   |   |

Tx\_ROI\_START [15:8]: Start position in Y direction (Y\_START on the graph)
Tx\_ROI\_START [7:0]: Start position in X direction (X\_START on the graph)

Tx\_ROI\_SIZE [15:8] : Size in Y direction (Y\_SIZE on the graph)
Tx\_ROI\_SIZE [7:0] : Size in X direction (X\_SIZE on the graph)

Version v1.2 Page 30 of 48



#### 13.2.8. Phase: Tx\_Py\_SETTINGS

Each phase frame has its own phase configuration parameters.

| Memory<br>Address | Default<br>Value | FRAMETABLE 1   |
|-------------------|------------------|----------------|
| 0x1024            | 0x00C0           | T1_P0_SETTINGS |
| 0x1032            | 0x00C4           | T1_P1_SETTINGS |
| 0x1040            | 0x00C2           | T1_P2_SETTINGS |
| 0x104E            | 0x00C6           | T1_P3_SETTINGS |
| 0x105C            | 0x0000           | T1_P4_SETTINGS |
| 0x106A            | 0x0000           | T1_P5_SETTINGS |
| 0x1078            | 0x0000           | T1_P6_SETTINGS |
| 0x1086            | 0x0000           | T1_P7_SETTINGS |

| Memory<br>Address | Default<br>Value | FRAMETABLE 2   |
|-------------------|------------------|----------------|
| 0x10A6            | 0x0000           | T2_P0_SETTINGS |
| 0x10B4            | 0x0000           | T2_P1_SETTINGS |
| 0x10C2            | 0x0000           | T2_P2_SETTINGS |
| 0x10D0            | 0x0000           | T2_P3_SETTINGS |
| 0x10DE            | 0x0000           | T2_P4_SETTINGS |
| 0x10EC            | 0x0000           | T2_P5_SETTINGS |
| 0x10FA            | 0x0000           | T2_P6_SETTINGS |
| 0x1108            | 0x0000           | T2_P7_SETTINGS |

| Bit | 15             | 14 | 13 | 12              | 11      | 8           |              |                  |
|-----|----------------|----|----|-----------------|---------|-------------|--------------|------------------|
|     | -              | -  | -  | -               | Tx_Py_0 | OUTPUT_MODE | [11:9]       | Tx_Py_<br>STATIC |
| Bit | 7              | 6  | 5  | 4               | 3       | 2           | 1            | 0                |
|     | Tx_Py_<br>DMIX | -  | -  | Tx_Py_<br>LIGHT |         | Tx_Py_PHASE | _SHIFT [3:0] |                  |

 $\label{thm:continuity} \mbox{Tx\_Py\_OUTPUT\_MODE}: \mbox{Define the output mode per phase}$ 

0x000: Mode #0: 11bit (A-B)/4 data + 1bit statistics

0x001: Mode #1: 12bit (A-B)/2 data

0x010: Mode #2: 11bit (A+B)/4 data + 1bit statistics

0x011 : Mode #3 : 12bit (A+B)/2 data

0x100 : Mode #4 : 12bit A 0x101 : Mode #5 : 12bit B

Tx\_Py\_STATIC: Only evaluated if Tx\_Py\_DMIX = 1

0x0 : static level on DMIX[1:0] during integration is 2'b10 0x1 : static level on DMIX[1:0] during integration is 2'b01

Tx\_Py\_DMIX: Enable (0) / disable (1) MIX pulses during the integration time When disabled DMIX[1] and DMIX[0] signal levels are defined by Tx\_Py\_STATIC

Tx Py LIGHT: Enable (1) / disable (0) the illumination pulses during the integration time

Tx\_Py\_PHASE\_SHIFT [3:0]: Selects the phase shift between MOD and DMIX[0] signals. DMIX[1] is always 180° shift compared to DMIX[0] (except during reset phase)

0x000:0° 0x001:45° 0x010:90° 0x011:135° 0x100:180° 0x101:225° 0x110:270°

0x111:315°

Version v1.2 Page 31 of 48



### 13.2.9. Phase: Tx\_Py\_INTEGRATION

These registers are used to define the integration times for each of the different phases. It ranges from 0 - 4 294 967 295 Tmix periods.



| Memory<br>Address | Default<br>Value                                                                                                       | FRAMETABLE 1                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Memory<br>Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | D<br>1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x1026            | 0x1388                                                                                                                 | T1_P0_INT0                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x10A8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x1028            | 0x0000                                                                                                                 | T1_P0_INT1                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x10AA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                   | ı                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x1034            | 0x1388                                                                                                                 | T1_P1_INT0                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x10B6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x1036            | 0x0000                                                                                                                 | T1_P1_INT1                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x10B8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0v1042            | 0v1388                                                                                                                 | T1 P2 INTO                                                                                                                                                                                                                                                                                                                                                                                                                                            | ] [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0x10C4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                   |                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| UX1U44            | 000000                                                                                                                 | 11_PZ_IN11                                                                                                                                                                                                                                                                                                                                                                                                                                            | ]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | OXTOCO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x1050            | 0x1388                                                                                                                 | T1_P3_INT0                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x10D2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x1052            | 0x0000                                                                                                                 | T1_P3_INT1                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x10D4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                   | I                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x105E            | 0x0000                                                                                                                 | T1_P4_INT0                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x10E0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x1060            | 0x0000                                                                                                                 | T1_P4_INT1                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x10E2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x106C            | 0x0000                                                                                                                 | T1 P5 INTO                                                                                                                                                                                                                                                                                                                                                                                                                                            | )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0x10EE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x106E            | 0x0000                                                                                                                 | T1_P5_INT1                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x10F0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                   |                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                       | , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 0x107A            | 0x0000                                                                                                                 | T1_P6_INT0                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x10FC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x107C            | 0x0000                                                                                                                 | T1_P6_INT1                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x10FE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0.1000            | 0.0000                                                                                                                 | -4 B- INITS                                                                                                                                                                                                                                                                                                                                                                                                                                           | )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0.4404                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x1088            | 0x0000                                                                                                                 | T1_P7_INT0                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x110A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 0x108A            | 0x0000                                                                                                                 | T1_P7_INT1                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0x110C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                   | 0x1026 0x1028  0x1034 0x1036  0x1042 0x1044  0x1050 0x1052  0x105E 0x1060  0x106C 0x106C 0x106E  0x107A 0x107C  0x1088 | 0x1026         0x1388           0x1028         0x0000           0x1034         0x1388           0x1036         0x0000           0x1042         0x1388           0x1044         0x0000           0x1050         0x1388           0x1052         0x0000           0x105E         0x0000           0x106O         0x0000           0x106E         0x0000           0x107A         0x0000           0x107C         0x0000           0x1088         0x0000 | Address         Value           0x1026         0x1388         T1_P0_INT0           0x1028         0x0000         T1_P0_INT1           0x1034         0x1388         T1_P1_INT0           0x1036         0x0000         T1_P1_INT1           0x1042         0x1388         T1_P2_INT0           0x1044         0x0000         T1_P2_INT1           0x1050         0x1388         T1_P3_INT0           0x1052         0x0000         T1_P3_INT1           0x105E         0x0000         T1_P4_INT0           0x106O         0x0000         T1_P4_INT1           0x106C         0x0000         T1_P5_INT0           0x107A         0x0000         T1_P6_INT1           0x107C         0x0000         T1_P7_INT0 | Address         Value           0x1026         0x1388         T1_P0_INT0           0x1028         0x0000         T1_P0_INT1           0x1034         0x1388         T1_P1_INT0           0x1036         0x0000         T1_P1_INT1           0x1042         0x1388         T1_P2_INT0           0x1044         0x0000         T1_P2_INT1           0x1050         0x1388         T1_P3_INT0           0x1052         0x0000         T1_P3_INT1           0x105E         0x0000         T1_P4_INT0           0x1060         0x0000         T1_P4_INT1           0x106C         0x0000         T1_P5_INT0           0x107A         0x0000         T1_P6_INT0           0x107C         0x0000         T1_P6_INT1           0x1088         0x0000         T1_P7_INT0 | Address         Value         Address           0x1026         0x1388         T1_P0_INT0         0x10A8           0x1028         0x0000         T1_P0_INT1         0x10AA           0x1034         0x1388         T1_P1_INT0         0x10B6           0x1036         0x0000         T1_P1_INT1         0x10B8           0x1042         0x1388         T1_P2_INT0         0x10C4           0x1044         0x0000         T1_P2_INT1         0x10C6           0x1050         0x1388         T1_P3_INT0         0x10D2           0x1052         0x0000         T1_P3_INT1         0x10D4           0x105E         0x0000         T1_P4_INT0         0x10E0           0x1060         0x0000         T1_P4_INT1         0x10E2           0x106E         0x0000         T1_P5_INT1         0x10F0           0x107A         0x0000         T1_P6_INT0         0x10FC           0x107C         0x0000         T1_P6_INT1         0x10FE           0x1088         0x0000         T1_P7_INT0         0x110A |

| Memory<br>Address | Default<br>Value | FRAMETABLE 2 |  |  |  |  |
|-------------------|------------------|--------------|--|--|--|--|
| 0x10A8            | 0x0000           | T2_P0_INT0   |  |  |  |  |
| 0x10AA            | 0x0000           | T2_P0_INT1   |  |  |  |  |
| 0.4000            | 00000            | T2 D4 INTO   |  |  |  |  |
| 0x10B6            | 0x0000           | T2_P1_INT0   |  |  |  |  |
| 0x10B8            | 0x0000           | T2_P1_INT1   |  |  |  |  |
| 0x10C4            | 0x0000           | T2_P2_INT0   |  |  |  |  |
| 0x10C6            | 0x0000           | T2_P2_INT1   |  |  |  |  |
| 0x10D2            | 0x0000           | T2_P3_INT0   |  |  |  |  |
| 0x10D4            | 0x0000           | T2_P3_INT1   |  |  |  |  |
| 0x10E0            | 0x0000           | T2 P4 INT0   |  |  |  |  |
| 0x10E2            | 0x0000           | T2_P4_INT1   |  |  |  |  |
| 0x10EE            | 0x0000           | T2_P5_INT0   |  |  |  |  |
| 0x10F0            | 0x0000           | T2_P5_INT1   |  |  |  |  |
| 0x10FC            | 0x0000           | T2_P6_INT0   |  |  |  |  |
| 0x10FE            | 0x0000           | T2_P6_INT1   |  |  |  |  |
| 0x110A            | 0x0000           | T2 P7 INTO   |  |  |  |  |
| 0x110C            | 0x0000           | T2_P7_INT1   |  |  |  |  |

| Bit | 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24     | 23       | 22  | 21 | 20 | 19 | 18 | 17 | 16 |
|-----|----|----|----|----|----|----|----|--------|----------|-----|----|----|----|----|----|----|
|     |    |    |    |    |    |    | Tx | _Py_IN | Τ1 [31:1 | .6] |    |    |    |    |    |    |
| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9  | 8      | 7        | 6   | 5  | 4  | 3  | 2  | 1  | 0  |
|     |    |    |    |    |    |    | Tx | _Py_IN | TO [15:  | 0]  |    |    |    |    |    |    |

The integration time can be calculated in a similar way as the  $Tx_IDLETIME$  time in section 13.2.2. Example: Tint 250us (= 0.25ms) with  $F_{MOD}$  20MHz

# $pulses = 0.25 \cdot 20000 = 5000 = 0 \times 0000 =$ 

Version v1.2 Page 32 of 48



## 13.2.10. Phase: Tx\_Py\_PREHEAT

Illumination preheating can be used to avoid IU waveform transients at the beginning of each pulse train. It defines the amount of light pulses before the actual integration time is started. It ranges from 0 - 65535 Tmix periods.



| Memory<br>Address | Default<br>Value | FRAMETABLE 1  |
|-------------------|------------------|---------------|
| 0x102A            | 0x0000           | T1_P0_PREHEAT |
| 0x1038            | 0x0000           | T1_P1_PREHEAT |
| 0x1046            | 0x0000           | T1_P2_PREHEAT |
| 0x1054            | 0x0000           | T1_P3_PREHEAT |
| 0x1062            | 0x0000           | T1_P4_PREHEAT |
| 0x1070            | 0x0000           | T1_P5_PREHEAT |
| 0x107E            | 0x0000           | T1_P6_PREHEAT |
| 0x108C            | 0x0000           | T1_P7_PREHEAT |

| Memory<br>Address | Default<br>Value | FRAMETABLE 2  |
|-------------------|------------------|---------------|
| 0x10AC            | 0x0000           | T2_P0_PREHEAT |
| 0x10BA            | 0x0000           | T2_P1_PREHEAT |
| 0x10C8            | 0x0000           | T2_P2_PREHEAT |
| 0x10D6            | 0x0000           | T2_P3_PREHEAT |
| 0x10E4            | 0x0000           | T2_P4_PREHEAT |
| 0x10F2            | 0x0000           | T2_P5_PREHEAT |
| 0x1100            | 0x0000           | T2_P6_PREHEAT |
| 0x110E            | 0x0000           | T2_P7_PREHEAT |

| Bit | 15 | 14 | 13 | 12 | 11 | 10 | 9    | 8      | 7       | 6     | 5 | 4 | 3 | 2 | 1 | 0 |
|-----|----|----|----|----|----|----|------|--------|---------|-------|---|---|---|---|---|---|
|     |    |    |    |    |    |    | Tx_F | Py_PRE | HEAT [1 | .5:0] |   |   |   |   |   |   |

Version v1.2 Page 33 of 48



## 13.2.11. Phase: Tx\_Py\_PREMIX

Sensor premixing can be used to avoid temperature transients at the beginning of each integration time. It ranges from 0 - 65535 Tmix periods.



| Memory<br>Address | Default<br>Value | FRAMETABLE 1 |
|-------------------|------------------|--------------|
| 0x102C            | 0x0000           | T1_P0_PREMIX |
| 0x103A            | 0x0000           | T1_P1_PREMIX |
| 0x1048            | 0x0000           | T1_P2_PREMIX |
| 0x1056            | 0x0000           | T1_P3_PREMIX |
| 0x1064            | 0x0000           | T1_P4_PREMIX |
| 0x1072            | 0x0000           | T1_P5_PREMIX |
| 0x1080            | 0x0000           | T1_P6_PREMIX |
| 0x108E            | 0x0000           | T1_P7_PREMIX |

| Memory<br>Address | Default<br>Value | FRAMETABLE 2 |
|-------------------|------------------|--------------|
| 0x10AE            | 0x0000           | T2_P0_PREMIX |
| 0x10BC            | 0x0000           | T2_P1_PREMIX |
| 0x10CA            | 0x0000           | T2_P2_PREMIX |
| 0x10D8            | 0x0000           | T2_P3_PREMIX |
| 0x10E6            | 0x0000           | T2_P4_PREMIX |
| 0x10F4            | 0x0000           | T2_P5_PREMIX |
| 0x1102            | 0x0000           | T2_P6_PREMIX |
| 0x1110            | 0x0000           | T2_P7_PREMIX |

Bit Tx\_Py\_PREMIX [15:0]

Version v1.2 Page 34 of 48

PRELIMINARY Datasheet



## 13.2.12. Phase : Tx\_Py\_IDLE

Increasing PHASE IDLE time will have impact on motion robustness, ideally keep to 0.



| Memory<br>Address | Default<br>Value | FRAMETABLE 1 |
|-------------------|------------------|--------------|
| 0x102E            | 0x0000           | T1_P0_IDLE   |
| 0x103C            | 0x0000           | T1_P1_IDLE   |
| 0x104A            | 0x0000           | T1_P2_IDLE   |
| 0x1058            | 0x0000           | T1_P3_IDLE   |
| 0x1066            | 0x0000           | T1_P4_IDLE   |
| 0x1074            | 0x0000           | T1_P5_IDLE   |
| 0x1082            | 0x0000           | T1_P6_IDLE   |
| 0x1090            | 0x0000           | T1_P7_IDLE   |

| Memory<br>Address | Default<br>Value | FRAMETABLE 1 |
|-------------------|------------------|--------------|
| 0x10B0            | 0x0000           | T2_P0_IDLE   |
| 0x10BE            | 0x0000           | T2_P1_IDLE   |
| 0x10CC            | 0x0000           | T2_P2_IDLE   |
| 0x10DA            | 0x0000           | T2_P3_IDLE   |
| 0x10E8            | 0x0000           | T2_P4_IDLE   |
| 0x10F6            | 0x0000           | T2_P5_IDLE   |
| 0x1104            | 0x0000           | T2_P6_IDLE   |
| 0x1112            | 0x0000           | T2_P7_IDLE   |



### 13.2.13. Phase: Tx\_Py\_SETUP

| Memory<br>Address | Default<br>Value | FRAMETABLE 1 |
|-------------------|------------------|--------------|
| 0x1030            | 0x0000           | T1_P0_SETUP  |
| 0x103E            | 0x0000           | T1_P1_SETUP  |
| 0x104C            | 0x0000           | T1_P2_SETUP  |
| 0x105A            | 0x0000           | T1_P3_SETUP  |
| 0x1068            | 0x0000           | T1_P4_SETUP  |
| 0x1076            | 0x0000           | T1_P5_SETUP  |
| 0x1084            | 0x0000           | T1_P6_SETUP  |
| 0x1092            | 0x0000           | T1_P7_SETUP  |

| Memory<br>Address | Default<br>Value | FRAMETABLE 2 |
|-------------------|------------------|--------------|
| 0x10B2            | 0x0000           | T2_P0_SETUP  |
| 0x10C0            | 0x0000           | T2_P1_SETUP  |
| 0x10CE            | 0x0000           | T2_P2_SETUP  |
| 0x10DC            | 0x0000           | T2_P3_SETUP  |
| 0x10EA            | 0x0000           | T2_P4_SETUP  |
| 0x10F8            | 0x0000           | T2_P5_SETUP  |
| 0x1106            | 0x0000           | T2_P6_SETUP  |
| 0x1114            | 0x0000           | T2_P7_SETUP  |



Version v1.2 Page 35 of 48



## 13.3. USER Registers

| Memory  | Default |        |
|---------|---------|--------|
| Address | Value   | LICEDO |
| 0x111A  | 0x0000  | USER0  |
| 0x111C  | 0x0001  | USER1  |
| 0x111E  | 0x0002  | USER2  |
| 0x1120  | 0x0003  | USER3  |
| 0x1122  | 0x0004  | USER4  |
| 0x1124  | 0x0005  | USER5  |
| 0x1126  | 0x0006  | USER6  |
| 0x1128  | 0x0007  | USER7  |
| 0x112A  | 0x0008  | USER8  |
| 0x112C  | 0x0009  | USER9  |
| 0x112E  | 0x000A  | USER10 |
| 0x1130  | 0x000B  | USER11 |
| 0x1132  | 0x000C  | USER12 |
| 0x1134  | 0x000D  | USER13 |
| 0x1136  | 0x000E  | USER14 |
| 0x1138  | 0x000F  | USER15 |
| 0x113A  | 0x0010  | USER16 |
| 0x113C  | 0x0011  | USER17 |
| 0x113E  | 0x0012  | USER18 |
| 0x1140  | 0x0013  | USER19 |
| 0x1142  | 0x0014  | USER20 |
| 0x1144  | 0x0015  | USER21 |
| 0x1146  | 0x0016  | USER22 |
| 0x1148  | 0x0017  | USER23 |
| 0x114A  | 0x0018  | USER24 |
| 0x114C  | 0x0019  | USER25 |
| 0x114E  | 0x001A  | USER26 |
| 0x1150  | 0x001B  | USER27 |
| 0x1152  | 0x001C  | USER28 |
| 0x1154  | 0x001D  | USER29 |
| 0x1156  | 0x001E  | USER30 |
| 0x1158  | 0x001F  | USER31 |

| Memory  | Default |        |
|---------|---------|--------|
| Address | Value   |        |
| 0x115A  | 0x0020  | USER32 |
| 0x115C  | 0x0021  | USER33 |
| 0x115E  | 0x0022  | USER34 |
| 0x1160  | 0x0023  | USER35 |
| 0x1162  | 0x0024  | USER36 |
| 0x1164  | 0x0025  | USER37 |
| 0x1166  | 0x0026  | USER38 |
| 0x1168  | 0x0027  | USER39 |
| 0x116A  | 0x0028  | USER40 |
| 0x116C  | 0x0029  | USER41 |
| 0x116E  | 0x002A  | USER42 |
| 0x1170  | 0x002B  | USER43 |
| 0x1172  | 0x002C  | USER44 |
| 0x1174  | 0x002D  | USER45 |
| 0x1176  | 0x002E  | USER46 |
| 0x1178  | 0x002F  | USER47 |
| 0x117A  | 0x0030  | USER48 |
| 0x117C  | 0x0031  | USER49 |
| 0x117E  | 0x0032  | USER50 |
| 0x1180  | 0x0033  | USER51 |
| 0x1182  | 0x0034  | USER52 |
| 0x1184  | 0x0035  | USER53 |
| 0x1186  | 0x0036  | USER54 |
| 0x1188  | 0x0037  | USER55 |
| 0x118A  | 0x0038  | USER56 |
| 0x118C  | 0x0039  | USER57 |
| 0x118E  | 0x003A  | USER58 |
| 0x1190  | 0x003B  | USER59 |
| 0x1192  | 0x003C  | USER60 |
| 0x1194  | 0x003D  | USER61 |
| 0x1196  | 0x003E  | USER62 |
| 0x1198  | 0x003F  | USER63 |



 ${\sf USER~[15:0]:}\ These\ registers\ can\ be\ used\ to\ program\ any\ customer\ specific\ data.$ 

USER0, USER1, USER2, USER3 can be read out via MetaData1.

Typically these registers are used to store module identifiers like production batch no./date, ...

Version v1.2 Page 36 of 48



## 14. MetaData

|    | PIXD<br>[11]                  | PIXD<br>[10]       | PIXD<br>[9]        | PIXD<br>[8] | PIXD<br>[7]          | PIXD<br>[6]          | PIXD<br>[5] | PIXD<br>[4]    | PIXD<br>[3:0]                                                                                                                                                                                                                                                                                                                                                             | Description                                                                                                                                                                     |   |
|----|-------------------------------|--------------------|--------------------|-------------|----------------------|----------------------|-------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| #  |                               | ı                  |                    | M           | etaDat               | ta1                  | ı           | ı              | ı                                                                                                                                                                                                                                                                                                                                                                         | Value can change on each phase frame =<br>Value is constant =<br>Value can change on each frame =                                                                               | C |
| 0  |                               |                    | D                  | IAGNOS      | TICS [15:8           | 3]                   |             |                | 0000                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                                                                 |   |
| 1  |                               |                    | [                  | DIAGNOS     | STICS [7:0           | ]                    |             |                | 0000                                                                                                                                                                                                                                                                                                                                                                      | Diagnostics of the PREVIOUS phase                                                                                                                                               | Р |
| 2  |                               |                    |                    | FIXED_      | VALUE                |                      |             |                | 0000                                                                                                                                                                                                                                                                                                                                                                      | FIXED_VALUE : 0x4D = "M"                                                                                                                                                        | С |
| 3  |                               |                    | FRA                | AME_NU      | MBER [1              | 5:8]                 |             |                | 0000                                                                                                                                                                                                                                                                                                                                                                      | in Continuous Mode : FRAME_NUMBER increments every frame, starting from 0                                                                                                       | F |
| 4  |                               |                    | FR                 | AME_NU      | JMBER [7             | :0]                  |             |                | 0000                                                                                                                                                                                                                                                                                                                                                                      | in Triggered Multi Frame Mode :<br>FRAME_NUMBER increments every frame, resets at new trigger                                                                                   | ľ |
| 5  | -                             | -                  | PHA                | SE_NUM      | 1BER                 | -                    | -           | -              | 0000                                                                                                                                                                                                                                                                                                                                                                      | PHASE_NUMBER : Phase number from 0 to PHASE_COUNT                                                                                                                               | Р |
| 6  |                               |                    |                    | PIXE        | L1_X                 |                      |             |                | 0000                                                                                                                                                                                                                                                                                                                                                                      | PIXEL1_X = column number, PIXEL1_Y = row number                                                                                                                                 | С |
| 7  |                               |                    |                    | PIXE        | L1_Y                 |                      |             |                | 0000                                                                                                                                                                                                                                                                                                                                                                      | This pixel will be read out after a full array read out,<br>the pixel value can be found in MetaData2                                                                           |   |
| 8  |                               |                    |                    | PIXE        | L2_X                 |                      |             |                | 0000                                                                                                                                                                                                                                                                                                                                                                      | PIXEL2_X = column number, PIXEL2_Y = row number                                                                                                                                 |   |
| 9  |                               |                    |                    | PIXE        | L2_Y                 |                      |             |                | 0000                                                                                                                                                                                                                                                                                                                                                                      | This pixel will be read out after a full array read out,<br>the pixel value can be found in MetaData2                                                                           | С |
| 10 | -                             | PIXEL2_Y  - EN_    |                    |             |                      |                      |             | FRAME<br>TABLE | 0000                                                                                                                                                                                                                                                                                                                                                                      | EN_DELAY : Disabled/enabled ADC delay lines  PROG_DELAY : Settings of the ADC delay line  FRAMETABLE : Selected FrameTable 1 or 2                                               | F |
| 11 | -                             | EN_<br>TEST<br>ADC | EN_<br>TEST<br>ROW | -           | EN_<br>METAD<br>ATA2 | EN_<br>METAD<br>ATA1 | -           | -              | 0000                                                                                                                                                                                                                                                                                                                                                                      | EN_TESTADC: Disabled/enabled ADC test mode  EN_TESTROW: Disabled/enabled MLX75023 test rows  EN_METADATA2: Disabled/enabled Metadata2  EN_METADATA1: Disabled/enabled Metadata1 | F |
| 12 | FLIP_ QUIET_<br>MIRROR DEFINE |                    |                    |             | PHASE_               | _COUNT               |             | 0000           | FLIR_MIRROR:  - 0x00: no FLIP, no MIRROR  - 0x01: Vertical FLIP  - 0x10: Horizontal MIRROR  - 0x11: FLIP & MIRROR  QUIET_DEFINE:  - 00: QUIET is not used  - 01: QUIET is high in reset + integration phase  - 10: QUIET is high in readout phase  - 11: QUIET is high in reset + integration + readout phase  PHASE_COUNT:  Total numbers of phase frames to be captured | F                                                                                                                                                                               |   |

Table 16.1 : MetaData1

Version v1.2 Page 37 of 48

PRELIMINARY Datasheet



|    | PIXD<br>[11] | PIXD<br>[10]              | PIXD<br>[9] | PIXD<br>[8] | PIXD<br>[7]           | PIXD<br>[6]           | PIXD<br>[5]                                                                                                                                                                                                                                                                                                                                                 | PIXD<br>[4] | PIXD<br>[3:0] | Description                                                                                                                                                                                                                                                                                                                                                        |          |
|----|--------------|---------------------------|-------------|-------------|-----------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| #  |              |                           |             | Me          | etaDat                | :a1                   |                                                                                                                                                                                                                                                                                                                                                             |             |               | Value can change on each phase frame =<br>Value is constant =<br>Value can change on each frame =                                                                                                                                                                                                                                                                  | E C      |
| 13 |              |                           | FRA         | AME_IDLE    | TIME [1               | 5:8]                  |                                                                                                                                                                                                                                                                                                                                                             |             | 0000          |                                                                                                                                                                                                                                                                                                                                                                    |          |
| 14 |              |                           | FR          | AME_IDL     | ETIME [7              | :0]                   |                                                                                                                                                                                                                                                                                                                                                             |             | 0000          | FRAME_IDLETIME :                                                                                                                                                                                                                                                                                                                                                   | F        |
| 15 |              |                           | FRA         | ME_IDLE     | TIME [31              | :24]                  |                                                                                                                                                                                                                                                                                                                                                             |             | 0000          | 32 bit value counted in TMIX periods                                                                                                                                                                                                                                                                                                                               | Г        |
| 16 |              |                           | FRA         | ME_IDLE     | TIME [23              | :16]                  |                                                                                                                                                                                                                                                                                                                                                             |             | 0000          |                                                                                                                                                                                                                                                                                                                                                                    |          |
| 17 | MOD          | _DUTY_(                   | CYCLE       | -           | ı                     | PLL_RDIV NDIV [2]     |                                                                                                                                                                                                                                                                                                                                                             |             | 0000          | MOD_DUTY_CYLE: - 0x000: 12.5 % - 0x001: 25 % - 0x010: 37.5 % - 0x010: 50 % - 0x100: 62.5 % - 0x101: 75 % - 0x101: 87.5 %  PLL_RDIV: Parameter used to calculate FMOD More information can be found in section 17  PLL_NDIV [2]: Parameter used to calculate FMOD More information can be found in section 17                                                       | F        |
| 18 | _            | PLL_NDIV [1:0]  F S Y N C |             | PIXCLK      | H<br>S<br>Y<br>N<br>C | V<br>S<br>Y<br>N<br>C | TRIG                                                                                                                                                                                                                                                                                                                                                        | GGER        | 0000          | PLL_NDIV [1:0]: Parameter used to calculate FMOD More information can be found in section 17  FSYNC: 0x0 (active high) or 0x1 (= active low)  PIXCLK: 0x0 (active high) or 0x1 (= active low)  HSYNC: 0x0 (active high) or 0x1 (= active low)  VSYNC: 0x0 (active high) or 0x1 (= active low)  TRIGGER: - 0x00: Continuous Mode - 0x01: Triggered Multi Frame Mode | F        |
| 19 |              |                           | FR          | AME_CO      | UNT [15               | :8]                   |                                                                                                                                                                                                                                                                                                                                                             |             | 0000          | FRAMECOUNT : Total number of frames to be                                                                                                                                                                                                                                                                                                                          | F        |
| 20 |              |                           | FI          | RAME_CO     | OUNT [7:              | 0]                    |                                                                                                                                                                                                                                                                                                                                                             |             | 0000          | captured in triggered multi-frame mode                                                                                                                                                                                                                                                                                                                             | $\vdash$ |
| 21 |              |                           | FR          | RAME_RC     | OI_START              | _Y                    |                                                                                                                                                                                                                                                                                                                                                             |             | 0000          | ROI_START_Y: Y coordinate of ROI start position More information can be found in chapter 13.2.7                                                                                                                                                                                                                                                                    | F        |
| 22 |              |                           | FR          | RAME_RC     | OI_START              | _X                    |                                                                                                                                                                                                                                                                                                                                                             |             | 0000          | ROI_START_X: X coordinate of ROI start position More information can be found in chapter 13.2.7                                                                                                                                                                                                                                                                    | F        |
| 23 |              |                           | F           | RAME_R      | OI_SIZE_              | Υ                     |                                                                                                                                                                                                                                                                                                                                                             |             | 0000          | ROI_SIZE_Y: Y size of ROI<br>More information can be found in chapter 13.2.7                                                                                                                                                                                                                                                                                       | F        |
| 24 |              |                           | F           | RAME_R      | OI_SZIE_              | Х                     |                                                                                                                                                                                                                                                                                                                                                             |             | 0000          | ROI_SIZE_X : X size of ROI<br>More information can be found in chapter 13.2.7                                                                                                                                                                                                                                                                                      | F        |
| 25 | OUTPUT_MOI   |                           |             | ODE         | EN_<br>DMIX<br>STATIC | 0000                  | OUTPUT_MODE: - 0x000: Mode #0: 11b (A-B)/4 + 1b - 0x001: Mode #1: 12b (A-B)/2 - 0x010: Mode #2: 11b (A+B)/4 + 1b - 0x011: Mode #3: 12b (A+B)/2 - 0x100: Mode #4: 12b A - 0x101: Mode #5: 12b B  EN_DMIXSTATIC: (Value is only valid if DMIX_DISABLE = 1) - 0x0: Both DMIX pins are LOW during integration - 0x1: Both DMIX pins are HIGH during integration | Р           |               |                                                                                                                                                                                                                                                                                                                                                                    |          |

Table 16.2 : MetaData1

Version v1.2 Page 38 of 48

PRELIMINARY Datasheet



|    | PIXD<br>[11]                              | PIXD<br>[10]             | PIXD<br>[9] | PIXD<br>[8]          | PIXD<br>[7] | PIXD<br>[6] | PIXD<br>[5] | PIXD<br>[4]           | PIXD<br>[3:0]                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Description                                                                                             |          |          |
|----|-------------------------------------------|--------------------------|-------------|----------------------|-------------|-------------|-------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------|----------|
| #  |                                           |                          |             | Me                   | etaDat      | ta1         | 1           |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Value can change on each phase frame =<br>Value is constant =<br>Value can change on each frame =       | С        |          |
| 26 | DMIX_<br>DISABLE                          |                          | -           | EN_<br>LIGHT         |             | PHASE_SHIFT |             | 0000                  | DMIX_DISABLE:  - 0x0: DMIX pulses are enabled during integration time  - 0x1: EN_DMIXSTATIC is enabled  EN_LIGHT:  - 0x0: LED pulses are disabled during integration time  - 0x1: LED pulses are enabled during integration time  PHASE_SHIFT: Shift between MOD and DMIX[0]  (DMIX[1] is always 180° shifted compared to DMIX[0], except during reset phase)  - 0x000: 0°  - 0x001: 45°  - 0x010: 90°  - 0x011: 135°  - 0x100: 180°  - 0x101: 225°  - 0x110: 270°  - 0x111: 315° | Р                                                                                                       |          |          |
| 27 |                                           | PHASE_INTEGRATION [15:8] |             |                      |             |             |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -                                                                                                       |          |          |
| 28 |                                           |                          |             | SE_INTEG             |             |             |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Integration Time (32-bit), in #Tmix periods                                                             | Р        |          |
| 30 |                                           |                          |             | E_INTEGF<br>E_INTEGF |             |             |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                         |          |          |
| 31 |                                           |                          |             | ASE_PRE              |             |             |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                         | $\vdash$ |          |
| 32 |                                           |                          |             | IASE_PRE             |             |             |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Number of LED pulses before sensor integration                                                          | Р        |          |
| 33 |                                           |                          |             | HASE_PRE             |             |             |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                         |          |          |
| 34 |                                           |                          | Р           | HASE_PR              | EMIX [7:    | 0]          |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Number of DMIX pulses before sensor integration                                                         | P        |          |
| 35 |                                           |                          | ı           | PHASE_IE             | DLE [15:8   | ]           |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Phase idle time at the end of each phase read out,                                                      |          |          |
| 36 |                                           |                          |             | PHASE_I              | DLE [7:0]   |             |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | in #Tmix periods                                                                                        | Р        |          |
| 37 |                                           |                          | Р           | HASE_SE              | TUP [15:    | 8]          |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Setup time before integration, in #Tmix periods                                                         | P        |          |
| 38 |                                           |                          | P           | PHASE_SE             | TUP [7:0    | )]          |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Stag and Service integration, in minima periods                                                         | Ĺ        |          |
| 39 |                                           |                          | US          | ER_DEFII             | NED0 [15    | 5:8]        |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Readout of USER_DEFINEDO 16bit register value                                                           | С        |          |
| 40 |                                           | USER_DEFINEDO [7:0]      |             |                      |             |             |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | This can be used to program unique a device identifier                                                  | Ш        |          |
| 41 |                                           | USER_DEFINED1 [15:8]     |             |                      |             |             |             | 0000                  | Readout of USER_DEFINED1 16bit register value This can be used to program unique a device identifier                                                                                                                                                                                                                                                                                                                                                                              | С                                                                                                       |          |          |
| 42 | USER_DEFINED1 [7:0]  USER DEFINED2 [15:8] |                          |             |                      |             |             |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                         | Н        |          |
| 43 |                                           |                          |             |                      |             |             |             |                       | 0000                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Readout of USER_DEFINED2 16bit register value This can be used to program unique a device identifier    | С        |          |
| 44 | USER_DEFINED2 [7:0]                       |                          |             |                      |             |             |             | USEN_DEFINITED [45 0] |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                         |          | $\vdash$ |
| 45 |                                           | USER_DEFINED3 [15:8]     |             |                      |             |             |             |                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Readout of a USER_DEFINED3 16bit register value  This can be used to program unique a device identifier | С        |          |
| 40 |                                           | USER_DEFINED3 [7:0]      |             |                      |             |             |             |                       | 0000 This can be used to program unique a device identifie                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                         |          |          |

<sup>\*</sup>The length of MetaData1 can be truncated depending on ROI settings

Table 16.3 : MetaData1

Version v1.2 Page 39 of 48

PRELIMINARY Datasheet



|    | PIXD<br>[11] | PIXD<br>[10]                                  | PIXD<br>[9] | PIXD<br>[8] | PIXD<br>[7]             | PIXD<br>[6]       | PIXD<br>[5]        | PIXD<br>[4] | PIXD<br>[3:0] | Description                                                                                                            |   |  |  |  |  |
|----|--------------|-----------------------------------------------|-------------|-------------|-------------------------|-------------------|--------------------|-------------|---------------|------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|
| #  |              |                                               |             | Me          | etaDat                  | :a2               |                    |             |               | Value can change on each phase frame =<br>Value is constant =                                                          | С |  |  |  |  |
| 0  |              |                                               |             | NACNOST     | TICC [1 F.C             | 01                |                    |             | 0000          | Value can change on each frame =                                                                                       | F |  |  |  |  |
| 1  |              |                                               |             |             | TICS [15:8<br>TICS [7:0 |                   |                    |             | 0000          | Diagnostics of the CURRENT phase                                                                                       | Р |  |  |  |  |
| 2  | _            |                                               | <u>'</u>    |             | NR_PIXEI                | -                 | F [20·16]          | <br>I       | 0000          |                                                                                                                        |   |  |  |  |  |
| 3  |              |                                               | NIR         |             | ABOVE [1                |                   | L [20.10]          |             | 0000          | # ADC readings above the threshold defined in register                                                                 | P |  |  |  |  |
| 4  |              |                                               |             |             | ABOVE [7                |                   |                    |             | 0000          | Tx_UPPER_LIMIT, see chapter <b>13.2.5</b> for more information                                                         |   |  |  |  |  |
| 5  | _            | _                                             | -           |             | NR_PIXEL                |                   | N [20·16           | 1           | 0000          |                                                                                                                        |   |  |  |  |  |
| 6  |              |                                               | NR          |             | BELOW [1                |                   | [20.10             | J           | 0000          | # ADC readings above the threshold defined in register                                                                 | P |  |  |  |  |
| 7  |              |                                               |             |             | BELOW [                 |                   |                    |             | 0000          | Tx_LOWER_LIMIT, see chapter <b>13.2.6</b> for more information                                                         |   |  |  |  |  |
| 8  |              |                                               |             |             | :H0 [11:4]              |                   |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 9  |              | PIXEL1 (                                      |             |             |                         | PIXEL1_CH1 [11:8] |                    |             |               | Returns the ADC values from PIXEL1 with coordinates defin in register 0x1008. See chapter 13.1 for more information.   |   |  |  |  |  |
| 10 |              | PIXEL1_CH0 [3:0] PIXEL1_C PIXEL1_CH1 [7:0]    |             |             |                         |                   |                    |             | 0000          | in register 0x1000. See triapter 13.1 for more information.                                                            |   |  |  |  |  |
| 11 |              | PIXEL1_CH1 [7:0]  PIXEL1_CH2 [11:4]           |             |             |                         |                   |                    |             | 0000          | PIXEL1_CH0: 12bit data from tap A PIXEL1 CH1: 12bit data from tap B                                                    | Р |  |  |  |  |
| 12 |              | PIXEL1_CH2 [11:4] PIXEL1_CH2 [3:0] PIXEL1_CH3 |             |             |                         |                   |                    | ]           | 0000          | PIXEL1_CH2: 12bit data from tap A                                                                                      |   |  |  |  |  |
| 13 |              |                                               |             | PIXEL1_0    | CH3 [7:0]               |                   |                    |             | 0000          | PIXEL1_CH3 : 12bit data from tap B                                                                                     |   |  |  |  |  |
| 14 |              |                                               |             | PIXEL2_C    | H0 [11:4]               | ]                 |                    |             | 0000          |                                                                                                                        | П |  |  |  |  |
| 15 |              | PIXEL2_0                                      | CH0 [3:0]   |             | F                       | PIXEL2_CH1 [11:8] |                    |             |               | Returns the ADC values from PIXEL2 with coordinates defined in register 0x100A. See chapter 13.1 for more information. |   |  |  |  |  |
| 16 |              |                                               |             | PIXEL2_0    | CH1 [7:0]               |                   |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 17 |              |                                               |             | PIXEL2_C    | H2 [11:4]               |                   |                    |             | 0000          | PIXEL2_CH0 : 12bit data from tap A PIXEL2_CH1 : 12bit data from tap B                                                  | Р |  |  |  |  |
| 18 |              | PIXEL2_                                       | CH2 [3:0]   |             | F                       | PIXEL2_C          | :H3 [11:8          | ]           | 0000          | PIXEL2_CH2: 12bit data from tap A                                                                                      |   |  |  |  |  |
| 19 |              |                                               |             | PIXEL2_0    | CH3 [7:0]               |                   |                    |             | 0000          | PIXEL2_CH3: 12bit data from tap B                                                                                      |   |  |  |  |  |
| 20 |              |                                               |             | DELAY_LII   | NE_PIXEL                | 0                 |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 21 |              |                                               |             | DELAY_LII   | NE_PIXEL                | 1                 |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 22 |              |                                               |             | DELAY_LII   | NE_PIXEL                | 2                 |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 23 |              |                                               |             | DELAY_LI    | NE_PIXEL                | 3                 |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 24 |              |                                               | С           | DELAY_LII   | NE_PIXEL                | 4                 |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 25 |              |                                               |             | DELAY_LI    | NE_PIXEL                | 5                 |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 26 |              |                                               |             | DELAY_LI    | NE_PIXEL                | 6                 |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 27 |              |                                               |             | DELAY_LII   | NE_PIXEL                | 7                 |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 28 |              |                                               |             | DELAY_LI    | NE_PIXEL                | 8                 |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 29 |              |                                               | [           | DELAY_LII   | NE_PIXEL                | 9                 |                    |             | 0000          | Values of the delay line sweep                                                                                         | Р |  |  |  |  |
| 30 |              |                                               |             |             | IE_PIXEL1               |                   |                    |             | 0000          | This feature can be used to optimize the ADC sampling point                                                            |   |  |  |  |  |
| 31 |              |                                               |             |             | IE_PIXEL1               |                   |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 32 |              |                                               |             |             | IE_PIXEL1               |                   |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 33 |              | DELAY_LINE_PIXEL13                            |             |             |                         |                   |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 34 |              | DELAY_LINE_PIXEL14  DELAY_LINE_PIXEL15        |             |             |                         |                   |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 35 |              | DELAY_LINE_PIXEL15                            |             |             |                         |                   |                    | 0000        |               |                                                                                                                        |   |  |  |  |  |
| 36 |              |                                               |             |             |                         |                   | DELAY_LINE_PIXEL16 |             |               |                                                                                                                        |   |  |  |  |  |
| 37 |              |                                               |             |             |                         |                   |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |
| 38 |              | DELAY_LINE_PIXEL18                            |             |             |                         |                   |                    | 0000        |               |                                                                                                                        |   |  |  |  |  |
| 39 |              | DELAY_LINE_PIXEL19                            |             |             |                         |                   |                    |             | 0000          |                                                                                                                        |   |  |  |  |  |

Table 17.1 : MetaData2

Version v1.2 Page 40 of 48

PRELIMINARY Datasheet



|    | PIXD<br>[11]       | PIXD<br>[10]       | PIXD<br>[9]        | PIXD<br>[8] | PIXD<br>[7] | PIXD<br>[6] | PIXD<br>[5]        | PIXD<br>[4] | PIXD<br>[3:0] | Description                                                                                |                    |  |  |  |      |  |
|----|--------------------|--------------------|--------------------|-------------|-------------|-------------|--------------------|-------------|---------------|--------------------------------------------------------------------------------------------|--------------------|--|--|--|------|--|
| #  |                    |                    |                    | NAc         | etaDat      | - 2 2       |                    |             |               | Value can change on each phase frame = P<br>Value is constant = C                          |                    |  |  |  |      |  |
| #  |                    |                    |                    | IVIE        | claDai      | .az         |                    |             |               | Value can change on each frame = F                                                         |                    |  |  |  |      |  |
| 40 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL2   | 20          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 41 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL2   | 21          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 42 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL2   | 22          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 43 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL2   | 23          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 44 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL2   | 24          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 45 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL2   | 25          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 46 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL2   | 26          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 47 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL2   | 27          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 48 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL2   | 28          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 49 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL2   | 29          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 50 | DELAY_LINE_PIXEL30 |                    | DELAY_LINE_PIXEL30 |             |             |             |                    | 0000        |               |                                                                                            |                    |  |  |  |      |  |
| 51 |                    |                    |                    |             |             |             |                    |             |               |                                                                                            |                    |  |  |  |      |  |
| 52 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL3   | 32          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 53 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL3   | 33          |                    | 0000        |               |                                                                                            |                    |  |  |  |      |  |
| 54 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL3   | 34          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 55 |                    |                    | D                  | ELAY_LIN    | IE_PIXELS   | 35          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 56 |                    |                    | D                  | ELAY_LIN    | IE_PIXELS   | 36          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 57 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL3   | 37          |                    |             | 0000          | Well as of the date Process                                                                |                    |  |  |  |      |  |
| 58 | DELAY_LINE_PIXEL38 |                    |                    |             |             |             |                    |             | 0000          | Values of the delay line sweep This feature can be used to optimize the ADC sampling point |                    |  |  |  |      |  |
| 59 |                    | DELAY_LINE_PIXEL39 |                    |             |             |             |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 60 | DELAY_LINE_PIXEL40 |                    |                    |             |             | 10          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 61 |                    | DELAY_LINE_PIXEL41 |                    |             |             |             |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 62 |                    | DELAY_LINE_PIXEL42 |                    |             |             |             |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 63 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL4   | 13          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 64 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL4   | 14          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 65 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL4   | 15          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 66 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL4   | 16          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 67 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL4   | 17          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 68 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL4   | 18          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 69 |                    |                    | D                  | ELAY_LIN    | IE_PIXEL4   | 19          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 70 |                    |                    | D                  | ELAY_LIN    | IE_PIXELS   | 50          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 71 |                    | DELAY_LINE_PIXEL51 |                    |             |             |             | DELAY_LINE_PIXEL51 |             |               |                                                                                            | DELAY_LINE_PIXEL51 |  |  |  | 0000 |  |
| 72 |                    | DELAY_LINE_PIXEL52 |                    |             |             |             |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 73 |                    |                    | D                  | ELAY_LIN    | IE_PIXELS   | 53          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 74 |                    |                    | D                  | ELAY_LIN    | IE_PIXELS   | 54          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 75 |                    |                    | D                  | ELAY_LIN    | IE_PIXELS   | 55          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |
| 76 |                    |                    | D                  | ELAY_LIN    | IE_PIXELS   | 56          |                    |             | 0000          |                                                                                            |                    |  |  |  |      |  |

Table 17.2 : MetaData2

Version v1.2 Page 41 of 48



|    | PIXD<br>[11]         | PIXD<br>[10]       | PIXD<br>[9]             | PIXD<br>[8] | PIXD<br>[7] | PIXD<br>[6]        | PIXD<br>[5] | PIXD<br>[4] | PIXD<br>[3:0] | Description                                                                                       |   |  |  |      |  |  |
|----|----------------------|--------------------|-------------------------|-------------|-------------|--------------------|-------------|-------------|---------------|---------------------------------------------------------------------------------------------------|---|--|--|------|--|--|
| #  |                      |                    |                         | Me          | etaDat      | :a2                |             |             |               | Value can change on each phase frame =<br>Value is constant =<br>Value can change on each frame = | С |  |  |      |  |  |
| 77 |                      |                    | DI                      | ELAY_LIN    | IE_PIXEL5   | 57                 |             |             | 0000          |                                                                                                   |   |  |  |      |  |  |
| 78 |                      |                    | DELAY_LINE_PIXEL58 0000 |             |             |                    |             |             |               |                                                                                                   |   |  |  |      |  |  |
| 79 |                      | DELAY_LINE_PIXEL59 |                         |             |             |                    |             |             | 0000          |                                                                                                   |   |  |  |      |  |  |
| 80 | DELAY_LINE_PIXEL60   |                    |                         |             |             | 50                 |             |             | 0000          | Values of the delay line sweep  This feature can be used to optimize the ADC sampling point       | Р |  |  |      |  |  |
| 81 |                      |                    | DI                      | ELAY_LIN    | IE_PIXEL6   | 51                 |             |             | 0000          | This reactive can be used to optimize the 7.20 sampling point                                     |   |  |  |      |  |  |
| 82 |                      | DELAY_LINE_PIXEL62 |                         |             |             | DELAY_LINE_PIXEL62 |             |             |               | DELAY_LINE_PIXEL62                                                                                |   |  |  | 0000 |  |  |
| 83 | 3 DELAY_LINE_PIXEL63 |                    |                         |             |             |                    |             |             | 0000          |                                                                                                   |   |  |  |      |  |  |

Table 17.3: MetaData2

## 15. Diagnostics

On top of the Metadata lines there's one extra register that holds information about the device status.

Name : **DIAGNOSTICS**Address : 0x0002
Default Value : 0x0005

| Bit | 15        | 14        | 13        | 12        | 11        | 10        | 9 | 8        |
|-----|-----------|-----------|-----------|-----------|-----------|-----------|---|----------|
|     | ROI_ERROR | SEC_ERROR | DED_ERROR | SEC_LATCH | DED_LATCH | -         | - | -        |
| Bit | 7         | 6         | 5         | 4         | 3         | 2         | 1 | 0        |
|     | -         | -         | -         | -         | -         | 3V3_READY | - | PLL_LOCK |

ROI\_ERROR: This bit is set high when an incorrect ROI is set via registers Frame: Tx\_ROI\_START & Tx\_ROI\_SIZE When a ROI error occurs, the video output stops. It can only be corrected by setting a valid ROI.

SEC\_ERROR : Selfclearing bit that indicates single error correction from NVRAM.

The bit gets cleared as soon as the information is shared via the MetaData.

DED\_ERROR: Selfclearing bit that indicate when a double error is detected inside the NVRAM.

The bit gets cleared as soon as the information is shared via the MetaData.

SEC\_LATCH: This bit is set high as soon as a SEC occurred, and will stay high until it get's cleared.

This bit needs to be actively cleared by the user by writing register 0x0000 with value 0x0004.

DED\_LATCH: This bit is set high as soon as a SEC occurred, and will stay high until it get's cleared.

This bit needs to be actively cleared by the user by writing register 0x0000 with value 0x0008.

3V3\_READY: This bit is set high when the VDDD\_3V3 voltage level is higher than 2.8V.

PLL\_LOCK: This bit is set high when the PLL is locked at the correct modulation frequency.

Version v1.2 Page 42 of 48



## 16. Sleep Mode(s)

MLX75123 features 1 register that can be used to enable/disable some internal blocks to reduce the power consumption. In normal operation all blocks are enabled. The I<sup>2</sup>C communication is always active. This register is not part of the NVRAM and it's not possible to save its value with I2C\_SAVEREGMAP as explained in section 12.5. On start-up this register will always load it's default value.

Name: **BLOCK\_DISABLE** 

Address: 0x0004

Default Value: 0x0000

| Bit | 15          | 14         | 13 | 12 | 11                    | 10                    | 9       | 8      |
|-----|-------------|------------|----|----|-----------------------|-----------------------|---------|--------|
|     | -           | -          | -  | -  | -                     | -                     | -       | -      |
| Bit | 7           | 6          | 5  | 4  | 3                     | 2                     | 1       | 0      |
|     | DIS_ADC_REF | DIS_ADC_BG | -  | -  | DIS_VIDEO_<br>BUFFERS | DIS_75023_<br>BUFFERS | DIS_PLL | DIS_BG |

DIS\_ADC\_REF: Enable/disable the input test references for the ADC

DIS\_ADC\_BG: Enable/disable the internal ADC band gap (incl. ADC reference voltages)

DIS\_VIDEO\_BUFFERS : Enable/disable the video output buffers
DIS\_75023\_BUFFERS : Enable/disable the MLX75023 control buffers

DIS\_PLL: Enable/disable the FMOD Generator

DIS BG: Enable/disable the bandgap

Version v1.2 Page 43 of 48



### 17. FMOD Generator

MLX75123 features a built in timing generator. This block generates all the timings, and phase shifts, for the sensor and illumination. This is often referred to as the modulation frequency. The output frequency changes in function on the input clock frequency, RDIV & NDIV values.

The output modulation frequency is given by  $\frac{CLK_{IN}}{2} \cdot \frac{NDIV}{RDIV}$  (in MHz) limited between 12-40 MHz.

This frequency can change every frame and can be used to minimize interference between one or more TOF cameras operating in the same environment.

The value of RDIV has to be selected in a way that

#### Examples:

 $CLK_{IN} = 80MHz$   $\Rightarrow$   $RDIV = CLK_{IN} / 8 MHz = 10$ 

| NDIV       | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 |
|------------|----|----|----|----|----|----|----|----|
| Fmod (MHz) | 12 | 16 | 20 | 24 | 28 | 32 | 36 | 40 |

 $CLK_{IN} = 62MHz$   $\Rightarrow$   $RDIV = CLK_{IN} / 8 MHz = 7.75 <math>\approx 8$ 

| NDIV       | 3 | 4    | 5     | 6     | 7     | 8  | 9     | 10    |
|------------|---|------|-------|-------|-------|----|-------|-------|
| Fmod (MHz) | 1 | 15.5 | 19.38 | 23.25 | 27.13 | 31 | 34.88 | 38.75 |

 $CLK_{IN} = 42MHz$   $\Rightarrow$   $RDIV = CLK_{IN} / 8 MHz = 5.25 <math>\approx 5$ 

| NDIV       | 3    | 4    | 5  | 6    | 7    | 8    | 9    | 10 |
|------------|------|------|----|------|------|------|------|----|
| Fmod (MHz) | 12.6 | 16.8 | 21 | 25.2 | 29.4 | 33.6 | 37.8 | 1  |

 $CLK_{IN} = 40MHz$   $\Rightarrow$   $RDIV = CLK_{IN} / 8 MHz = 5$ 

| NDIV       | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 |
|------------|----|----|----|----|----|----|----|----|
| Fmod (MHz) | 12 | 16 | 20 | 24 | 28 | 32 | 36 | 40 |

Note <sup>1</sup>: Not a valid setting, the modulation frequency should be in range 12-40MHz.

The corresponding RDIV & NDIV values to be written into the registers from section 13.2.3 can be found here:

| RDIV or NDIV value | Hexadecimal |
|--------------------|-------------|
| 3                  | 0x000       |
| 4                  | 0x001       |
| 5                  | 0x010       |
| 6                  | 0x011       |
| 7                  | 0x100       |
| 8                  | 0x101       |
| 9                  | 0x110       |
| 10                 | 0x111       |

Version v1.2 Page 44 of 48



# 18. AQFN Package Dimensions



Figure 7: Package dimensions

Version v1.2 Page 45 of 48

PRELIMINARY Datasheet



## 19. Layout & Solder Recommendations

### 19.1. PCB Footprint Design

Designing a printed circuit board for MLX75123 can be quite challenging. This chapter describes a reliable, yet practical PCB footprint based on our experiences.



Figure 8: PCB footprint recommendation (Top Layer)

Pad size =  $0.3 \times 0.3 \text{ mm}$  (rounded rectangle)

Pad solder mask =  $0.35 \times 0.35 \text{ mm}$  (NSMD soldering)

Pad solder paste = 0.21 x 0.21 mm (rounded rectangle)

Exposed pad size =  $4.6 \times 4.6 \text{ mm}$  (rounded rectangle)

Exposed pad solder paste = 4x 1.5mm dots (to avoid tilting of the device)

Exposed pad via size(s) = 1mm with 0.5mm hole (center via)

Exposed pad via size(s) = 0.7mm with 0.3mm hole (outer vias)

The vias in the exposed pad allow an excessive amount of solder paste to flow away easily.



Figure 9 : Top Layer + Top Paste

Project copper clearance rule is set to 0.12mm. It's impossible to route a trace from the inner row to the outside on the same layer. Microvias are an expensive solution, but connecting these pins can also be done with through-hole vias (0.28mm size with 0.15mm hole).

An example Altium footprint library is available on request.

Version v1.2 Page 46 of 48



## 19.2. Reflow Solder Profile

Reflow soldering according to JEDEC-J-STD-020D.



Figure 10: Reflow profile

| Heating Zone | Temperature<br>(minimum) | Temperature<br>(maximum) |
|--------------|--------------------------|--------------------------|
| 1            | 350                      | 350                      |
| 2            | 240                      | 240                      |
| 3            | 350                      | 350                      |
| 4            | 340                      | 340                      |

Table 18: Temperature setting / zone

Version v1.2 Page 47 of 48

PRELIMINARY Datasheet



### **Disclaimer**

Devices sold by Melexis are covered by the warranty and patent indemnification provisions appearing in its Term of Sale. Melexis makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Melexis reserves the right to change specifications and prices at any time and without notice. Therefore, prior to designing this product into a system, it is necessary to check with Melexis for current information. This product is intended for use in normal commercial applications. Applications requiring extended temperature range, unusual environmental requirements, or high reliability applications, such as military, medical life-support or life-sustaining equipment are specifically not recommended without additional processing by Melexis for each application. The information furnished by Melexis is believed to be correct and accurate. However, Melexis shall not be liable to recipient or any third party for any damages, including but not limited to personal injury, property damage, loss of profits, loss of use, interrupt of business or indirect, special incidental or consequential damages, of any kind, in connection with or arising out of the furnishing, performance or use of the technical data herein. No obligation or liability to recipient or any third party shall arise or flow out of Melexis' rendering of technical or other services.

© 2013 Melexis NV. All rights reserved.

www.melexis.com

Version v1.2 Page 48 of 48