# 15-721 ADVANCED DATABASE SYSTEMS

Lecture #24 - Non-Volatile Memory Databases

@Andy\_Pavlo // Carnegie Mellon University // Spring 2017

# **ADMINISTRIVIA**

# Final Exam: May 4th @ 12:00pm

- → Multiple choice + short-answer questions.
- $\rightarrow$  I will provide sample questions this week.

# Code Review #2: May 4<sup>th</sup> @ 11:59pm

 $\rightarrow$  We will use the same group pairings as before.

# Final Presentations: May 9th @ 5:30pm

- → WEH Hall 7500
- → 12 minutes per group
- → Food and prizes for everyone!



# TODAY'S AGENDA

Background
Storage & Recovery Methods for NVM



#### NON-VOLATILE MEMORY

Emerging storage technology that provide low latency read/writes like DRAM, but with persistent writes and large capacities like SSDs. → AKA Storage-class Memory, Persistent Memory

First devices will be block-addressable (<u>NVMe</u>)
Later devices will be byte-addressable.



# FUNDAMENTAL ELEMENTS OF CIRCUITS

Capacitor (ca. 1745)



Resistor (ca. 1827)



Inductor (ca. 1831)





#### FUNDAMENTAL ELEMENTS OF CIRCUITS

In 1971, <u>Leon Chua</u> at Berkeley predicted the existence of a fourth fundamental element.

A two-terminal device whose resistance depends on the voltage applied to it, but when that voltage is turned off it permanently **remembers** its last resistive state.

# FUNDAMENTAL ELEMENTS OF CIRCUITS

Capacitor (ca. 1745)



Resistor (ca. 1827)



Inductor (ca. 1831)



Memristor (ca. 1971)





#### **MERISTORS**

A team at HP Labs led by <u>Stanley Williams</u> stumbled upon a nano-device that had weird properties that they could not understand.

It wasn't until they found Chua's 1971 paper that they realized what they had invented.



#### **MERISTORS**



d by Stanley Williams o-device that had weird ould not understand.

und Chua's 1971 paper that ey had invented.





# **MERISTORS**



d by <u>Stan</u> o-device ould not

und Chu ey had in





HOW WE FOUND THE MISSING MEMRISTOR *IEEE Spectrum 2008* 



# MEMRISTOR - HYSTERESIS LOOP



# Vacuum Circuits (ca. 1948)







# **TECHNOLOGIES**

Phase-Change Memory (PRAM)

Resistive RAM (ReRAM)

Magnetoresistive RAM (MRAM)



# PHASE-CHANGE MEMORY

Storage cell is comprised of two metal electrodes separated by a resistive heater and the phase change material (chalcogenide).

The value of the cell is changed based on how the material is heated.

- $\rightarrow$  A short pulse changes the cell to a '0'.
- $\rightarrow$  A long, gradual pulse changes the cell to a '1'.







#### RESISTIVE RAM

Two metal layers with two TiO<sub>2</sub> layers in between. Running a current one direction moves electrons from the top TiO<sub>2</sub> layer to the bottom, thereby changing the resistance.

May be programmable storage fabric...

→ Bertrand Russell's Material Implication Logic









#### MAGNETORESISTIVE RAM

Stores data using magnetic storage elements instead of electric charge or current flows.

Spin-Transfer Torque (STT-MRAM) is the leading technology for this type of NVM.

→ Supposedly able to scale to very small sizes (10nm) and have SRAM latencies.







# WHY THIS IS FOR REAL THIS TIME

Industry has agreed to standard technologies and form factors.

Linux and Microsoft have added support for NVM in their kernels (DAX).

Intel has added new instructions for flushing cache lines to NVM.



#### NVM DIMM FORM FACTORS

## **NVDIMM-F (2015)**

→ Flash only. Has to be paired with DRAM DIMM.

# **NVDIMM-N (2015)**

- → Flash and DRAM together on the same DIMM.
- $\rightarrow$  Appears as volatile memory to the OS.

#### **NVDIMM-P (2018)**

→ True persistent memory. No DRAM or flash.



# NVM FOR DATABASE SYSTEMS

Block-addressable NVM is not that interesting.

Byte-addressable NVM will be a game changer but will require some work to use correctly.

- → In-memory DBMSs will be better positioned to use byte-addressable NVM.
- → Disk-oriented DBMSs will initially treat NVM as just a faster SSD.



#### STORAGE & RECOVERY METHODS

Understand how a DBMS will behave on a system that only has byte-addressable NVM.

Develop NVM-optimized implementations of standard DBMS architectures.

Based on the **N-Store** prototype DBMS.



#### SYNCHRONIZATION

Existing programming models assume that any write to memory is non-volatile.

→ CPU decides when to move data from caches to DRAM.

The DBMS needs a way to ensure that data is flushed from caches to NVM.































# NVM-AWARE MEMORY ALLOCATOR

# Feature #1: Synchronization

- → The allocator writes back CPU cache lines to NVM using the **CLFLUSH** instruction.
- → It then issues a **SFENCE** instruction to wait for the data to become durable on NVM.

# Feature #2: Naming

→ The allocator ensures that virtual memory addresses assigned to a memory-mapped region never change even after the OS or DBMS restarts.



# DBMS ENGINE ARCHITECTURES

## Choice #1: In-place Updates

- $\rightarrow$  Table heap with a write-ahead log + snapshots.
- → Example: VoltDB

# Choice #2: Copy-on-Write

- $\rightarrow$  Create a shadow copy of the table when updated.
- $\rightarrow$  No write-ahead log.
- $\rightarrow$  Example: LMDB

# Choice #3: Log-structured

- $\rightarrow$  All writes are appended to log. No table heap.
- → Example: RocksDB























#### **NVM-OPTIMIZED ARCHITECTURES**

Leverage the allocator's non-volatile pointers to only record what changed rather than how it changed.

The DBMS only has to maintain a transient UNDO log for a txn until it commits.

- → Dirty cache lines from an uncommitted txn can be flushed by hardware to the memory controller.
- → No REDO log because we flush all the changes to NVM at the time of commit.





































#### MemTable







#### MemTable







#### MemTable











#### MemTable







#### MemTable









#### MemTable





## SUMMARY

## **Storage Optimizations**

→ Leverage byte-addressability to avoid unnecessary data duplication.

## **Recovery Optimizations**

- → NVM-optimized recovery protocols avoid the overhead of processing a log.
- → Non-volatile data structures ensure consistency.



## **EVALUATION**

N-Store DBMS testbed with pluggable storage manager architecture.

→ H-Store-style concurrency control

Intel Labs NVM Hardware Emulator

 $\rightarrow$  NVM latency = 2x DRAM latency

## Yahoo! Cloud Serving Benchmark

- $\rightarrow$  2 million records + 1 million transactions
- → 10% Reads / 90% Writes
- → High-skew setting



## RUNTIME PERFORMANCE

YCSB Workload - 10% Reads / 90% Writes NVRAM – 2x DRAM Latency



Throughput (txn/sec)

## WRITE ENDURANCE

YCSB Workload – 10% Reads / 90% Writes NVRAM – 2x DRAM Latency



## RECOVERY LATENCY





## PARTING THOUGHTS

Designing for NVM is important

→ Non-volatile data structures provide higher throughput and faster recovery

Byte-addressable NVM is going to be a game changer when it comes out.



# **NEXT CLASS**

Final Exam Review Marcel Kornacker (Cloudera Impala)

