## FlexWatts: A Power- and Workload-Aware Hybrid Power Delivery Network for Energy-Efficient Microprocessors

Jawad Haj-Yahya $\S$  Mohammed Alser $\S$  Jeremie S. Kim $\S$  Lois Orosa $\S$  Efraim Rotem $^\star$  Avi Mendelson $^{\dagger \ddagger}$  Anupam Chattopadhyay $^{\ddagger}$  Onur Mutlu $\S$ 

§ETH Zürich \*Intel † Technion ‡Nanyang Technological University

Modern client processors typically use one of three commonly-used power delivery network (PDN) architectures: 1) mother-board voltage regulators (MBVR), 2) integrated voltage regulators (IVR), and 3) low dropout voltage regulators (LDO). We observe that the energy-efficiency of each of these PDNs varies with the processor power (e.g., thermal design power (TDP) and dynamic power-state) and workload characteristics (e.g., workload type and computational intensity). This leads to energy-inefficiency and performance loss, as modern client processors operate across a wide spectrum of power consumption and execute a wide variety of workloads.

To address this inefficiency, we propose FlexWatts, a hybrid adaptive PDN for modern client processors whose goal is to provide high energy-efficiency across the processor's wide range of power consumption and workloads. FlexWatts provides high energy-efficiency by intelligently and dynamically allocating PDNs to processor domains depending on the processor's power consumption and workload. FlexWatts is based on three key ideas. First, FlexWatts combines IVRs and LDOs in a novel way to share multiple on-chip and off-chip resources and thus reduce cost, as well as board and die area overheads. This hybrid PDN is allocated for processor domains with a wide power consumption range (e.g., CPU cores and graphics engines) and it dynamically switches between two modes: IVR-Mode and LDO-Mode, depending on the power consumption. Second, for all other processor domains (that have a low and narrow power range, e.g., the IO domain), FlexWatts statically allocates off-chip VRs, which have high energy-efficiency for low and narrow power ranges. Third, FlexWatts introduces a novel prediction algorithm that automatically switches the hybrid PDN to the mode (IVR-Mode or LDO-Mode) that is the most beneficial based on processor power consumption and workload characteristics.

To evaluate the tradeoffs of PDNs, we develop and open-source PDNspot, the first validated architectural PDN model that enables quantitative analysis of PDN metrics. Using PDNspot, we evaluate FlexWatts on a wide variety of SPEC CPU2006, graphics (3DMark06), and battery life (e.g., video playback) workloads against IVR, the state-of-the-art PDN in modern client processors. For a 4W thermal design power (TDP) processor, FlexWatts improves the average performance of the SPEC CPU2006 and 3DMark06 workloads by 22% and 25%, respectively. For battery life workloads, FlexWatts reduces the average power consumption of video playback by 11% across all tested TDPs (4W-50W). FlexWatts has comparable cost and area overhead to IVR. We conclude that FlexWatts provides high energy-efficiency across a modern client processor's wide range of power consumption and wide variety of workloads, with minimal overhead.

#### 1. Introduction

Architecting an efficient *power delivery network* (PDN) for client processors (e.g., tablets, laptops, desktops) is a well-known challenge that has been hotly debated in industry and academia in recent years. Due to multiple constraints, a modern client processor typically implements only *one* of three types of commonly-used PDNs: 1) *motherboard voltage regulators* (MBVR [29,41,63,97]), 2) *low dropout voltage regulators* (LDO [15,18,111,112,113,120]), and 3) *integrated voltage regulators* (IVR [21,61,88,117]). We find that the energy-efficiency

of each of the three different commonly-used PDN types varies differently with the processor power (e.g., thermal design power (TDP¹) and dynamic power-state) and workload characteristics (e.g., workload type and computational intensity). Particularly, each PDN is designed for energy-efficient operation at a different TDP, power-state, workload type, and workload computational intensity. This leads to energy-inefficiency and performance loss as modern client processors operate across a wide range of power consumption and execute a wide variety of workloads.

Architects of modern client processors typically build a *single* PDN architecture (i.e., MBVR, IVR, or LDO) that supports *all* TDPs of a client processor family for two reasons. First, doing so allows system manufacturers to configure a processor's TDP (known as configurable TDP [5,63,132] or cTDP) to enable the processor to operate at higher or lower performance levels, depending on the available cooling capacity and desired power consumption. For example, the Intel Skylake processor uses an MBVR PDN [26,117] for all TDP ranges (from 3W [56] to 91W [57]) and recent AMD client processors use an LDO PDN [3, 4, 15, 18, 111, 112], while enabling cTDP [56, 57]. Second, it reduces non-recurring engineering (NRE [81]) cost and design complexity to allow competitive product prices and enable meeting of strict time-to-market requirements.

Modern client processors operate across a wide power range (i.e., the range of power consumption between under lightload and heavy-load) for two reasons. First, modern workloads have a wide range of computational intensity (leading to between tens of milliwatts of power consumption, e.g., for an idle workload that is in Connected-Standby power-mode [42], to tens of watts on average, e.g., for a workload that activates Turbo Boost [98]). Second, processors must support multiple market segments that have very different TDPs. For example, the recent Intel Skylake processor architecture can scale from nearly 3 W [56] of TDP (for passively-cooled small systems, e.g., a tablet) up to 91 W [57] of TDP (for a high-performance desktop computer). The recent AMD client processors follow similar trends [3, 4, 15, 18, 111, 112].

Based on our empirical evaluations, we find that a single PDN architecture, which supports a wide power range is energy-inefficient. For instance, the IVR PDN is energy-inefficient for low-TDP processors (e.g., tablets, convertible laptop-tablets), while the MBVR and the LDO PDNs are energy-inefficient for high-TDP processors (e.g., high performance laptops, desktops). We also observe that *even* if we build a dedicated PDN matching the TDP of the processor, e.g., IVR PDN for high-TDP processors and MBVR or LDO PDN for low-TDP processors, these processors will still suffer from significant energy inefficiency because 1) the IVR PDN is energy-inefficient in high-TDP processors when running a computationally light workload, 2) a low-TDP processor can potentially execute computationally heavy workloads that exceed the TDP, e.g., via Turbo Boost [98], and 3) the TDP of modern client processors can be dynamically configured using cTDP [5, 132].

 $<sup>^1</sup>$  As the processor dissipates power, the temperature of the silicon junction  $(T_j)$  increases,  $(T_j)$  should be kept below the maximum junction temperature  $(T_{j\max})$ . Overheating may cause permanent damage to the processor. Hence, every processor has a thermal design power (TDP) limit.

Various works focus on improving the processor PDN using various techniques (e.g., thermal-aware voltage regulators (VRs) [72], re-configurable PDN [32], VR phase scaling [11], VR efficiency-aware power management [12], on-chip VRs for fast DVFS [53, 73, 137], voltage stacking [33, 90, 142], PDNs for waferscale processors [90], voltage noise reduction [16, 35, 36, 44, 74, 84, 95, 96, 108, 119], voltage noise modeling [141, 143], multiple voltage domains [100, 138], voltage optimizations [115], and adaptive DVFS [22,91]). These works focus on adapting power management techniques that already exist in modern client processors (such as voltage noise reduction and modeling, power management techniques that optimize VR efficiency, using fast VRs for better DVFS, utilizing on-chip VRs for building multiple voltage domains to improve energy-efficiency), but they do not alleviate the inherent energy inefficiencies of commonly-used PDNs in *client* processors due to operating across a wide range of power and wide variety of workloads.

In this paper, we propose *FlexWatts*, a power- and workloadaware hybrid adaptive PDN whose goal is to maintain high energy efficiency in a modern client processor throughout the processor's wide spectrum of power and workloads with a low bill of materials (BOM<sup>2</sup> [66]) and board area overhead. FlexWatts is based on three key ideas. First, FlexWatts combines IVRs and LDOs in a novel way to share multiple on-chip and off-chip resources and thus reduce BOM, as well as board and die area overheads. This hybrid PDN is allocated for processor domains with a wide power consumption range (e.g., CPU cores and graphics engines) and it dynamically switches between two modes, IVR-Mode and LDO-Mode, depending on the power consumption. For example, when a domain operates under high power conditions (e.g., high TDP, power-hungry applications), it uses the PDN in IVR-Mode. Otherwise (e.g., low TDP, light-load), it uses the PDN in LDO-Mode. Second, for all other processor domains (that have a low and narrow power range, e.g., the IO domain), FlexWatts statically allocates offchip VRs that have high energy-efficiency for low and narrow power ranges. Third, FlexWatts introduces a new prediction algorithm that automatically switches the hybrid PDN to the mode (i.e., IVR-Mode or LDO-Mode) that is predicted to be the most beneficial based on processor power consumption and workload characteristics.

To assess the tradeoffs of commonly-used PDNs, and architect a PDN that is highly efficient in the metrics of interest (e.g., energy consumption, performance, board area, BOM), an accurate *architecture-level* quantitative analysis of these metrics is needed. Unfortunately, no model or tool is available to the computer architecture research community for such analysis. To this end, we develop *PDNspot*, a validated architectural open-source PDN framework whose goal is to enable architects to study the tradeoffs of various PDNs. PDNspot provides a versatile framework that enables multidimensional architecture-space exploration of modern processor PDNs. PDNspot evaluates the effect of multiple PDN parameters, TDP, and workloads on the metrics of interest. We open-source PDNspot [104].

Using PDNspot, we evaluate FlexWatts on a wide variety of SPEC CPU2006, graphics (3DMark06), and battery life (e.g., video playback) workloads against IVR [21], the state-of-the-art PDN in modern client processors. For a 4W TDP processor, FlexWatts improves the average performance of the SPEC CPU2006 and 3DMark06 workloads by 22% and 25%, respectively. For battery life workloads, FlexWatts reduces the average power consumption of video playback by 11% across

all tested TDPs (4W-50W). FlexWatts has comparable BOM and area overhead to IVR.

This paper makes the following major **contributions**:

- We introduce FlexWatts, a novel adaptive hybrid PDN that
  maintains high efficiency and high performance in metrics
  of interest in client processors across a wide spectrum of
  power consumption and workloads. To our knowledge,
  FlexWatts is the *first* hybrid PDN to use two types of *on-chip* voltage regulators (IVR and LDO) to simultaneously
  leverage the advantages of both.
- We develop a versatile framework, PDNspot, that enables multi-dimensional architecture-level exploration of modern processor PDNs. To our knowledge, PDNspot is the first tool that can evaluate the effects of multiple PDN parameters, TDP, and workloads characteristics on prominent system metrics such as energy consumption, performance, board area, and bill of materials (BOM). We open-source PDNspot [104].
- We provide a thorough experimental evaluation of the power, performance, area, and BOM of IVR, MBVR, LDO, and FlexWatts PDNs across various processor TDPs and workloads. Our evaluation shows that our new adaptive hybrid PDN, FlexWatts, provides large benefits in metrics of interest (performance, energy, cost, area) with minimal overhead, compared to the state-of-the-art PDN.

## 2. Background

We provide the necessary background on the architecture of a modern client processor and its power delivery network (PDN), the electrical system that provides supply voltage to the transistors within an integrated circuit via voltage regulators. We also explain some of the parameters (e.g., tolerance band and load-line) that affect the system-level efficiency of PDNs.

#### 2.1. PDNs in Modern Client Processors

**Architecture.** To illustrate the usage of a PDN in modern client processors, we first summarize the architecture of Intel's client processor [8, 20, 21, 83, 101] in Table 1. Similar architectures are widely used for modern processors from various vendors, such as AMD, IBM, and ARM [15, 18, 89, 94, 111, 112, 120].

Table 1: Summary of the processor architecture

| Domain                            | Description                                                   |
|-----------------------------------|---------------------------------------------------------------|
| Two CPU Cores                     | Single clock domain to all cores. Clock frequency can         |
| (Core 0/1)                        | scale from 0.8GHz to 4GHz                                     |
| Graphics Engines<br>(GFX)         | GFX frequency can scale from 0.1GHz to 1.2GHz                 |
| Last Level Cache                  | The LLC size scales proportionally to the                     |
| (LLC)                             | CPU core and graphics engine frequencies                      |
| System-Agent <sup>3</sup><br>(SA) | The SA includes a memory controller, display controller,      |
|                                   | IO fabric, and other IPs (e.g., Camera, PCIe, Voice), each of |
|                                   | which operate at a fixed frequency (not scaled with load)     |
| Input/Output                      | Includes the processor IOs, such as DDRIO, display            |
| (IOs)                             | IO, which operate at fixed frequencies                        |

**Power Delivery Networks.** The Power Delivery Network (PDN) is the electrical system that provides supply voltage to the transistors within an integrated circuit (IC) or domain (e.g., CPU core, graphics engine) in a processor. The objective of a PDN in a processor is to provide a stable desired voltage to each processor domain. Particularly, a PDN should support three distinct capabilities: 1) supply a stable voltage to each processor domain, 2) provide transient current required by a processor domain, and 3) filter out the noise currents injected by a processor domain [64, 116, 123].

A PDN consists of 1) a *power supply* (e.g., power supply unit (PSU) or battery), which provides high voltage (e.g., 7.2–20*V*)

<sup>&</sup>lt;sup>2</sup>Given a specific product, a BOM is a list of its immediate components with which it is built and the components' relationships.

<sup>&</sup>lt;sup>3</sup>The System-Agent houses the traditional North Bridge and contains several modules such as the memory and IO controllers [38, 122, 129].

to the motherboard, 2) voltage regulators (VRs) (also known as DC–DC converters), used in either one or two stages to reduce the voltage level from the power supply to the desired operational voltage for a domain (typically 0.5–1.1V), 3) a network of interconnections, which distributes the voltage from the voltage regulators to the PDN components and processor domains, 4) decoupling capacitors distributed on the motherboard, package, and die, which act as reservoirs to store charge and reduce voltage noise from instantaneous current draw, and 5) powergates to turn off a processor domain when it is idle. Before discussing the common PDN designs in more detail, we first discuss types of voltage regulators, an essential component in PDNs for converting voltage.

## 2.2. Voltage Regulators (VRs)

The main objective of a voltage regulator (VR) is to convert the input voltage level to another voltage level. There are multiple types of VRs and each has pros and cons with respect to power conversion efficiency, voltage noise, design complexity and size. In this section, we describe the switching VR (SVR), and the low dropout VR (LDO VR), each of which are key components (on-chip and/or off-chip) in modern client processor PDNs.

Switching Voltage Regulator (SVR). Modern processors typically use a step-down SVR (i.e., a buck converter [49,73,93]), which converts the input voltage level to a lower voltage level. An SVR consists of an inductor, diode, capacitor, switch, and control modules. Traditionally, SVRs are placed on the *motherboard*. However, recent PDN designs *integrate* SVRs into the chip package and die [21,61,88,117]. The main advantage of an SVR over other types of VRs is its ability to maintain a high power conversion efficiency (typically >80%) even if the output voltage is very different from the input voltage. Unfortunately, SVR has four main disadvantages compared to other VR types: 1) complicated design, 2) high cost, 3) high voltage noise, and 4) it requires a large difference in the input/output voltage levels [68] (i.e., voltage headroom, e.g., a minimum difference of 0.6 V for an input voltage of 1.8 V).

Low Dropout Voltage Regulator (LDO VR). An LDO VR is a type of linear voltage regulator [64, 79, 85] that consists of a power switch, a differential amplifier (error amplifier), and resistors. The LDO VR has four advantages over an SVR: an LDO VR 1) is immune to switching noise due to the absence of capacitors, 2) has a simpler and smaller design as it does not include large inductors, 3) can regulate the output voltage even when the input voltage level is very close to the output voltage level, 4) even operate in *bypass-mode* [112], in which the input voltage signal is directly connected to the output to avoid voltage regulation, and 5) can have higher efficiency than an SVR when the input voltage level is very close to the output voltage level (e.g., input/output voltage of 1V/0.9V). However,

the main disadvantage of the LDO VR is its inefficiency in converting the input voltage if it is very different from the output voltage (e.g., input/output voltage of 1V/0.5V).

### 2.3. Power Delivery Network

Fig. 1 shows the high-level organization of each of the three commonly-used PDNs in modern client processors: 1) *integrated voltage regulator* (IVR [21,61,88,117]; Fig. 1(a)), 2) *motherboard voltage regulator* (MBVR [29,41,63,97]; Fig. 1(b)), and 3) *low dropout voltage regulator* (LDO VR [15,18,111,112,113,120]; Fig. 1(c)).

**Integrated Voltage Regulator (IVR) PDN.** The IVR PDN is a state-of-the-art PDN in modern client processors and is used in Intel's 4th, 5th, and 10th generation Core processors [21, 61,88]. The IVR PDN integrates most of the SVR components (i.e., diodes, capacitors, control modules, and switches) into the processor die while some components are placed on the package (e.g., interconnections) and off-chip (e.g., inductors). Since circuit elements in modern processors cannot tolerate the high input voltage of a power supply (7.2-20V) due to their small process technology node size, the IVR PDN regulates voltage in two-stages, as illustrated in Fig. 1(a). The first stage of voltage conversion is handled by a single motherboard SVR (i.e., *V\_IN* VR), which converts input voltage from the power supply unit (PSU) or battery (7.2-20V) to a level typically less than 2V (e.g., 1.8V). The second stage is handled by an integrated SVR (i.e., IVR), which is a sequential buck converter that converts the input voltage (i.e., output of the first stage VR) to the desired voltage level (typically 0.5-1.1V) of a processor domain (e.g., a CPU core). In a processor, multiple IVRs are used (e.g., six as shown in Fig. 1(a)) to supply different voltage levels to each processor domain.

The IVR PDN has two main advantages over other PDNs: 1) it enables fast voltage level changes, 2) it reduces a chip's input (i.e., output of the first stage VR into the processor die) current by using a high input voltage level (e.g., 1.8V compared to 0.5–1.1V using a traditional MBVR), thereby reducing  $I^2R$  power losses, and reduces the maximum current (i.e.,  $Icc_{max}$ ) requirement of the first stage VR. However, the IVR PDN has three main disadvantages over other PDNs: 1) low power-conversion efficiency in computationally light workloads due to the two-stage voltage regulation [41], 2) high design complexity as it is normally designed along with the chip, which adds extra design constraints and consumes silicon die area [86], and 3) higher sensitivity to di/dt noise than the MBVR PDN due to a limited amount of decoupling capacitors available on the processor's die [86].

Motherboard Voltage Regulator (MBVR) PDN. The MBVR PDN is the traditional PDN for processors and is used in Intel's 2nd, 3rd, 6th, 7th, 8th and 9th generation Core processors [29, 63, 97, 130, 131]. As shown in Fig. 1(b), the MBVR



Figure 1: The three commonly-used PDNs in client processors. The processor consists of six loads: two CPU cores, a last-level-cache (LLC), graphics engines (GFX), system-agent (SA), and IO. (a) The IVR PDN uses one off-chip VR (V\_IN) and six different on-chip IVRs (V\_Core0/1, V\_LLC, V\_GFX, V\_SA and V\_IO). (b) The MBVR PDN uses four off-chip VRs (V\_Cores, V\_GFX, V\_SA and V\_IO) and six on-chip power-gates. (c) The LDO PDN uses three off-chip VRs (V\_IN, V\_SA and V\_IO), four on-chip LDO VRs (V\_Core0/1, V\_LLC, V\_GFX), and two on-chip power-gates.

PDN uses several one-stage motherboard SVRs and multiple on-chip power-gates. An MBVR PDN has four advantages over other PDNs: 1) it decouples the VR design from the processor design, thereby reducing system design complexity, 2) heat generated due to VR power conversion losses is kept outside the processor chip, 3) it enables placing enough decoupling capacitors on motherboard, package and die (due to the long path from processor die to the off-chip VR) to reduce voltage noise, and 4) it is efficient at executing computationally light workloads. However, the MBVR PDN has two major disadvantages: 1) voltage level changes are slow as the VR is far from the load (i.e., processor domain), and 2) computationally-intensive (high current) workloads suffer high  $I^2R$  power losses due to high processor input current and high impedance (load-line) on the path from the board VRs to the processor domains.

Low Dropout Voltage Regulator (LDO) PDN. The LDO PDN is used in AMD's recent Zen [15, 111, 112] processors. As shown in Fig. 1(c), the LDO PDN statically allocates two types of VRs to different domains based on their power demands: it allocates 1) one-stage motherboard SVRs (similar to MBVR PDN) to domains with a low and narrow power range (e.g., IO and SA) and 2) two-stage VRs for domains with wide power range (e.g., CPU cores, graphics engines, and LLC). The first stage is a single motherboard SVR (i.e., V\_IN VR) and the second stage is an integrated LDO VR. Multiple LDO VRs are used (e.g., four as shown in Fig. 1(c)) which supply different voltage levels to each of the processor domains. For the two-stage VR, the processor's power management unit adjusts V\_IN to the maximum voltage required across all domains. For domains that require the same voltage level as the input voltage, the domain's LDO VR operates in bypass-mode to avoid voltage regulation by simply connecting the input voltage signal to the output. For other domains that require a lower voltage, the LDO VR adjusts the input voltage by operating in regulation-mode. For idle domains, the LDO VR acts as a power-gate.

The LDO PDN has three advantages over other PDNs: it 1) requires less board area compared to the MBVR PDN, 2) is simpler than the IVR PDN as the integration of an LDO VR into the die is simpler than that of an SVR, 3) has higher power-conversion efficiency than an IVR PDN when running computationally light workloads. However, the LDO PDN has two main disadvantages compared to other PDNs: 1) low power-conversion efficiency in computationally intensive workloads due to the high processor input current and high impedance (load-line) on the path from the board VRs to the processor domains, and 2) higher design complexity than MBVR as it is designed along with the chip, which adds extra design constraints and complexity to the power management algorithms.

### 2.4. VR and PDN Parameters

**Power-Conversion Efficiency** ( $\eta$ ). The ratio of the total output power ( $P_{out}$ ) of a VR to the total input power ( $P_{in}$ ) is known as *Efficiency* ( $\eta$ ) as given in Equation 1.

Efficiency = 
$$\eta = \frac{P_{out}}{P_{in}} = \frac{P_{out}}{P_{out} + P_{loss}}$$
 (1)

For an SVR, power-conversion efficiency is not constant, but rather a function of: 1) the load current and 2) the input and output voltages [12,34,39,40]. The LDO VR power-conversion efficiency,  $\eta_{LDO}$ , is the ratio of the desired output voltage,  $V_{out}$ , to the input voltage,  $V_{in}$ , times the LDO VR *current efficiency* (typically around 99% in a modern LDO VR [50, 79]), thus  $\eta_{LDO} \approx V_{out}/V_{in}$ .

The power-conversion efficiency is also defined for the *entire PDN*, also known as the PDN **end-to-end power-conversion efficiency (ETEE)**. ETEE of a PDN at a given time is the ratio between the total load's nominal power (i.e., the sum of all

loads' nominal power<sup>4</sup>) and the effective power consumed by the main power supply (e.g., battery, PSU).

VR Tolerance Band (TOB). The tolerance band (TOB) of a VR [58] is the maximum voltage variation for the VR across temperature, manufacturing variation, and age factors (e.g.,  $V_{TOB} = 25 \, mV$ ). The standard VR TOB can be sliced into three main categories: controller tolerance, current sense variation, and voltage ripple. The supply voltage is maintained at a higher value than the nominal voltage required by the load, to compensate for TOB voltage variations. This excess voltage due to the TOB leads to wasted power that cannot be utilized by the load.

**Application Ratio** (AR). AR is a term used in power/performance modeling to quantify the *computational intensity* of a workload [34]. AR describes the switching rate of a processor component (e.g., CPU core, graphics engine, IO) for a workload when compared to the highest possible power,  $P_{peak}$ , that can be consumed by the most computationally-intensive workload (i.e., also known as the *power-virus* workload [31, 77, 88]). AR and  $P_{peak}$  can be estimated 1) offline using power modeling tools such as McPAT [77], SYMPO [31] or Intel's Blizzard [9]), and 2) at runtime using *activity sensors* implemented in the processor components [7, 10, 19, 30, 78, 102, 110, 126].

**Load-line.** The load-line or adaptive voltage positioning [59] is a model that describes the voltage and current relationship under a given system impedance ( $R_{LL}$ ). This relationship is defined as:  $V_{cc} = V_{IN} - V_{TOB} - R_{LL} \cdot I_{cc}$  where  $V_{cc}$  and  $I_{cc}$  are the voltage and current at the load, respectively.  $V_{TOB}$  is the tolerance band (TOB) voltage variation and  $V_{IN}$  is the input voltage to the system. From this equation, we can see that the voltage at the load input ( $V_{cc}$ ) decreases when the current of the load ( $I_{cc}$ ) increases (e.g., when running a workload with a high AR). Therefore, to keep the voltage at the load ( $V_{cc}$ ) above a minimum functional voltage under even the most computationally-intensive workload (i.e., power-virus [31,77, 88], for which AR=1), the input voltage ( $V_{IN}$ ) is set to a level that provides enough guardband.

## 3. PDNspot

We develop PDNspot, a framework that models the three commonly-used PDNs in modern client processors, evaluating multiple metrics of interest (i.e., performance, energy, BOM, and board area). PDNspot provides a versatile framework that enables multi-dimensional architecture-space exploration of modern processor PDNs. PDNspot evaluates the effect of multiple PDN parameters, TDP, and workloads on the metrics of interest. In this section, we present the core models of PDNspot: 1) an end-to-end power-conversion efficiency (ETEE) model for each PDN that we use to assess the average power and current consumption of a PDN, 2) board area and BOM models, and 3) a performance model of the processor that we use to assess each PDN's impact on performance.

# 3.1. End-to-End Power-Conversion Efficiency (ETEE) Modeling

We present three high-level *power models*. Each model takes multiple inputs (main inputs tabulated in Table 2) to calculate the end-to-end power consumption of a domain (shown on the right side of each PDN in Fig. 1), starting from nominal power of each load ( $P_{NOM}$ , in Fig. 1) until the power supply (shown on the left side of each PDN in Fig. 1). The calculations follow the symbols shown in Fig. 1 on each PDN to estimate

<sup>&</sup>lt;sup>4</sup>A load's nominal power at a given time is a function of the load's 1) power state (e.g., active vs. idle), 2) activity factor, 3) frequency, 4) nominal voltage, and 5) temperature [34, 39, 40, 45].

the total power (i.e.,  $P_{IVR}$ ,  $P_{MBVR}$ , and  $P_{LDO}$ ) consumed by the main power supply (i.e., PSU or battery).

We calculate the end-to-end power-conversion efficiency (ETEE) of each PDN as the ratio of the total input power of the PDN (i.e., the sum of the nominal input power of all loads,  $\sum P_{NOM}$ ) to the total effective power (i.e.,  $P_{IVR}$ ,  $P_{MBVR}$ , and  $P_{LDO}$ ) consumed by the main power supply. We begin by discussing MBVR PDN modeling as it is the simplest PDN.

Table 2: Main parameters used in our PDNspot models

| Parameter                                  | IVR                                                                      | MBVR                                | LDO                             |
|--------------------------------------------|--------------------------------------------------------------------------|-------------------------------------|---------------------------------|
| Load-line Impedance $R_{LL}$ (m $\Omega$ ) | IN = 1                                                                   | Cores, GFX, SA, IO = 2.5, 2.5, 7, 4 | IN, SA, IO = 1.25, 7, 4         |
| VR Tolerance Band TOB (mV)                 | 18-22                                                                    | 18-20                               | 16-18                           |
| On-chip VR Efficiency $\eta$ (%)           | 81%-88%                                                                  | _                                   | $(V_{out}/V_{in}) \cdot 99.1\%$ |
| Off-chip VR Efficiency η (%)               | $\eta_{IN,GFX,SA,IO}(V_{in}, V_{out}, I_{out}, power-state) = 72\%-93\%$ |                                     |                                 |
| Leakage Fraction F <sub>L</sub> (%)        | 20%-45% depending on the domain                                          |                                     |                                 |
| Cores Nom. Power P <sub>NOM</sub> (W)      |                                                                          | 0.6 W – 30 W for TDP range 4–50 W   |                                 |
| LLC Nom. Power P <sub>NOM</sub> (W)        | 0.5 W - 4 W for TDP range 4-50 W                                         |                                     |                                 |
| GFX Nom. Power P <sub>NOM</sub> (W)        | 0.58W-29.4W for TDP range 4-50W                                          |                                     |                                 |
| PG Impedance $R_{PG}$ (m $\Omega$ )        |                                                                          | $1-2m\Omega$ depending on the do    | main                            |

MBVR PDN Power Modeling. In order to calculate the total power consumption of the MBVR, denoted by  $(P_{MBVR})$ , we first calculate  $P_{GB}$ , which is the power consumption after applying a voltage guardband on the nominal power  $P_{NOM}$ . This voltage guardband,  $V_{GB}$ , guarantees proper circuit timing across voltage variations ( $V_{TOB}$  explained in Sec. 2.4). The *leakage* and *dynamic* power consumption scale differently as voltage increases from  $V_{NOM}$  to  $V_{NOM} + V_{GB}$  (i.e., when nominal voltage,  $V_{NOM}$ , is increased by a voltage guardband,  $V_{GB}$ ). The dynamic power consumption is proportional to the voltage squared (i.e.,  $(\frac{V_{NOM}+V_{GB}}{V_{NOM}})^2$ ), while the leakage power consumption scales exponentially with voltage and depends on several other parameters such as threshold voltage, temperature, and other design and fabrication characteristics [34,39,40,45,64]. As an approximation, we use a model based on polynomial curve fitting, where leakage power scales polynomially with supply voltage (i.e.,  $(\frac{V_{NOM}+V_{GB}}{V_{NOM}})^{\delta}$ ). We validate our model with measurements on a commercial client processor (Intel Core i7-6600U Processor [55]). Assuming the same temperature, the leakage power scales by the power of  $\delta = \sim 2.8$  proportional to voltage scaling. We assume a leakage fraction  $(F_L)$  of 45% for the graphics domain and 22% for the rest (e.g., cores, LLC, SA) similarly to Rusu *et al.* [103]. Therefore,  $P_{GB}$  can be calculated with Equation 2.

$$P_{GB} = P_{NOM} \cdot \left[ F_L \cdot \left( \frac{V_{NOM} + V_{GB}}{V_{NOM}} \right)^{\delta} + (1 - F_L) \cdot \left( \frac{V_{NOM} + V_{GB}}{V_{NOM}} \right)^2 \right] \quad (2)$$

For domains with power-gates (e.g.,  $L\_Core0/1$  and  $L\_LLC$  in Fig. 1(b)), there is an additional voltage drop on the power-gate  $(V_{PG}, \text{ e.g., } 10mV)$  due to its impedance  $(R_{PG})$ . The power consumption  $(P_{PG} \text{ in Fig. } 1(\text{b}))$ , due to this increase in the supply voltage, is calculated similarly to Equation 2 (i.e., by assigning in the equation:  $V_{PG}, P_{GB}, (V_{NOM} + V_{GB})$  instead of  $V_{GB}, P_{NOM}, V_{NOM}$ , respectively).

Next, we need to compensate for the voltage drop on the load-line impedance ( $R_{LL}$ , discussed in Sec. 2.4) by raising the on-board VR output voltage (i.e., applying a voltage guardband). The voltage guardband needs to account for the maximum possible voltage drop, which is attained when the processor consumes the maximum possible power,  $P_{peak}$ , by running the most computationally-intensive workload, which is also known as a power-virus workload [31,77,88]. Next we attain,  $P_D$ , the total power consumption of a group of domains which share the same off-chip VR (e.g.,  $\{Core0, Core1, LLC\}, \{GFX\}$ ), by summing all  $P_{PG}$  values from each domain,. We use the application ratio (AR, discussed in Sec. 2.4), to obtain  $P_{peak}$  by scaling  $P_D$  using the AR, i.e.,  $P_{peak} = P_D/AR$ . The correspond-

ing calculation for the voltage and power after accounting for the voltage drop on the load-line impedance of each group of domains (i.e.,  $R_{D\_LL}$  in Fig. 1(b)) is shown by Equations 3 and 4, respectively.

$$V_{D\_LL} = V_D + \frac{P_{peak}}{V_D} \cdot R_{D\_LL} \qquad \textbf{(3)} \qquad \qquad P_{D\_LL} = V_{D\_LL} \cdot I_D = V_{D\_LL} \cdot \frac{P_D}{V_D} \qquad \textbf{(4)}$$

The total power,  $P_{MBVR}$ , consumed from the battery/PSU is obtained by summing the effective power of each domain, which can be calculated by dividing the output power of each on-board VR by its power conversion efficiency ( $\eta_D$ ) as shown in Equation 5.

 $P_{MBVR} = \sum \frac{P_{D\_LL}}{n_D} \tag{5}$ 

**IVR PDN Power Modeling.** Using the same approach for modeling MBVR PDN power consumption, we calculate the total power of an IVR PDN,  $P_{IVR}$ , consumed from the battery/PSU, as shown in Fig. 1(a). We calculate  $P_{GB}$  by applying a voltage guardband due to the VR tolerance band (i.e., TOB, discussed in Sec. 2.4) using Equation 2.  $P_{IVR\_D}$  (in Fig. 1(a)) is the power consumption after accounting for the IVR loss at a specific domain. Given the IVR power conversion efficiency  $\eta_{IVR}$ ,  $P_{IVR\_D}$  can be calculated using Equation 6.

$$P_{IVR\_D} = \frac{P_{GB}}{n_{IVP}} \tag{6}$$

Next we calculate  $P_{IN}$  (shown in Fig. 1(a)) by summing the power consumed by all domains connected to  $V\_IN$  VR (i.e.,  $P_{IN} = \sum P_{IVR\_D}$ ). Similarly to the MBVR PDN, the voltage  $(V_{IN\_LL})$  and power consumption  $(P_{IN\_LL})$  after accounting for the voltage drop on the load-line impedance (i.e.,  $R_{IN\_LL}$ ) are calculated with Equations 7 and 8, respectively, whereas  $P_{IN_{peak}} = P_{IN}/AR$ . Finally, we obtain the total power  $(P_{IVR})$  consumed from the battery/PSU by dividing the output power (i.e.,  $P_{IN\_LL})$  of the  $V_{IN}$  VR by the power conversion efficiency of the  $V_{IN}$  VR (i.e.,  $\eta_{IN}$ ), as shown in Equation 9.

$$V_{IN\_LL} = V_{IN} + \frac{P_{IN_{peak}}}{V_{IN}} \cdot R_{IN\_LL}$$
 (7)

$$P_{IN\_LL} = V_{IN\_LL} \cdot \frac{P_{IN}}{V_{IN}} \quad (8) \qquad \qquad P_{IVR} = \frac{P_{IN\_LL}}{n_{IN}} \quad (9)$$

**LDO PDN Power Modeling.** Similarly to the other two models,  $P_{GB}$  (shown in Fig. 1(c)) is calculated using Equation 2. For the four domains with LDO VRs (i.e.,  $L\_Core0/1$ ,  $L\_LLC$  and  $L\_GFX$  domains), we calculate the power of each domain after including the LDO VR power conversion losses, denoted by  $P_{LDO\_D}$  in Fig. 1(c).  $P_{LDO\_D}$  is obtained by dividing the output power of the LDO ( $P_{GB}$ ) by the power conversion efficiency of the LDO ( $p_{LDO}$ ) as shown in Equation 11.  $p_{LDO}$  is the ratio of the desired output voltage to the input voltage multiplied by the LDO VR current efficiency ( $I_{eff}$ , e.g., 99%), as shown in Equation 10. Next, we obtain the power that each LDO domain consumes from the shared VR ( $V\_IN$ ) using two steps. First, we sum the power of each LDO domain to obtain  $P_{IN}$  (i.e.,  $P_{IN} = \sum P_{LDO\_D}$ ). Second, we calculate the power consumption ( $P_{IN\_LL}$ ) after accounting for the voltage drop on the load-line impedance (i.e.,  $R_{IN\_LL}$ ) using Equations 7 and 8 (similar to the calculations in IVR PDN power modeling).

$$\eta_{LDO} = \frac{V_{OUT}}{V_{IN}} \cdot I_{effi}$$
(10)
$$P_{LDO\_D} = \frac{P_{GB}}{\eta_{LDO}}$$
(11)

For domains that use motherboard VRs (i.e.,  $L\_SA$  and  $L\_IO$ ), we calculate the power ( $P_{D\_LL}$ ) that each of these domains consumes from the motherboard VRs (i.e.,  $V\_SA$  and  $V\_IO$ ) using Equations 3 and 4 (similar to our calculations in MBVR PDN power modeling). Finally, the total power (i.e.,  $P_{LDO}$ ) that

the LDO PDN consumes from the battery/PSU is calculated by summing the power that each motherboard VR consumes from the battery/PSU as shown in Equation 12.

$$P_{LDO} = \frac{P_{IN\_LL}}{\eta_{IN}} + \sum \frac{P_{D\_LL}}{\eta_{D}}$$
 (12)

## 3.2. Board Area and BOM Modeling

The board area and BOM of an off-chip VR are functions of mainly the maximum current ( $Icc_{max}$ ) that the VR can support.  $Icc_{max}$  is the maximum current that the VR must be electrically designed to support. Exceeding the the  $Icc_{max}$  limit can result in irreversible damage to the VR or the processor's chip [34,39, 40,59,62,80,86,135,141]. A higher  $Icc_{max}$  implies a larger VR and higher cost. VR sharing between multiple domains (e.g., the LDO PDN shares  $V\_IN$  VR for cores, LLC, and graphics as shown in Fig. 1(c)) effectively reduces the maximum current required,  $Icc_{max}$ , thereby reducing the area and BOM of the off-chip VR.

To reduce system area and cost, many platforms use a *power management integrated circuit* (PMIC [52, 109, 134]) that incorporates multiple VRs (and other functions) into one integrated circuit. In our model, the VR area and cost are calculated based on the  $Icc_{max}$  requirements for each domain of a PDN. We assume an optimized solution with a PMIC for processors with TDPs up to 18 W for all PDNs. Higher-TDP processors typically use a traditional voltage regulator module (VRM [59]) instead of a PMIC due to the high current requirements of these processors [52, 109]. We obtain the actual mapping between the  $Icc_{max}$  and the area/cost directly from Texas Instruments VR vendor [118].

### 3.3. Processor Performance Modeling

To understand the impact of PDN end-to-end power-conversion efficiency (ETEE) on workload *performance* of a client processor, we build a performance model. Our performance model aims to estimate the performance improvement of a CPU- (graphics-) intensive workload when increasing the power-budget allocated to the CPU cores (graphics engines).

We build the performance model of the compute domain (i.e., CPU cores and graphics engines) using empirical measurements on a real system in three steps. First, we run a CPU- (graphics-) intensive workload with high performance-scalability<sup>5</sup>, e.g., 416.gamess of SPEC CPU2006 [114] (3DMark06 [124]), on a real Intel Skylake system, whose specifications are in Table 3. Second, we sweep the frequency of CPU cores (graphics engines) in steps of 100MHz (50MHz), the finest CPU core (graphics engine) frequency granularity that the Skylake architecture supports. Third, we measure the total power consumption of the processor and log the increase in power consumption compared to the measurement done in the previous (i.e, lower) frequency. By doing so, we build power-frequency curves that we use along with the workload's performance-scalability to estimate performance as a function of power.

Using our performance model, we plot in Fig. 2(a) the additional power-budget required (y-axis) to increase the clock frequency of a CPU/graphics domain by 1% when running CPU-/graphics-intensive workloads, relative to the baseline frequency of each TDP (x-axis). We observe that, compared to a high-TDP (e.g., 50W) processor, a low-TDP (e.g., 4W) processor requires only a small amount of power (e.g.,  $\sim 9mW$ )

to increase the clock frequency of a CPU/graphics domain by 1%. Fig. 2(b) shows the percentage (y-axis) of the total TDP power-budget (x-axis) that is allocated to the CPU-cores, LLC, IO and SA, and PDN power losses for a CPU-intensive workload (no budget is allocated to graphics in this workload). In each TDP, we use the PDN among three commonly-used PDNs (i.e., MBVR, IVR, LDO) that maximizes PDN power loss (e.g.,  $\hat{I}VR$  for 4W and  $\hat{M}BVR$  for 50W), to show the effect of using an unoptimized PDN on different processor domains' power budgets. We find that in a low-TDP processor, a relatively small fraction (e.g., only 13% of a 4W TDP) is allocated to CPU-cores compared to a higher-TDP processor (e.g., about 52% of a 50 W TDP), while PDN power loss is 25% or more (i.e., ETEE of 75% or less). If we use a PDN with a higher ETEE for each TDP (e.g., 5% higher ETEE, which translates to 5% lower PDN power loss), we can increase the CPU-cores' power-budget by the spared power on PDN loss (e.g., 5%), thereby increasing the workload's performance. We illustrate the impact of a PDN's ETEE with the following example.



Figure 2: Using our performance model, we show (a) the additional power-budget required (y-axis) to increase the clock frequency of a CPU/graphics by 1% when running CPU-/graphics-intensive workloads, relative to the baseline frequency of each TDP (x-axis), and (b) percentage (y-axis) of the total TDP power-budget (x-axis) that is allocated to CPU-cores, LLC, IO and SA, and PDN power loss for a CPU-intensive workload.

Impact of PDN ETEE on System Performance. For a 4W TDP processor, the domains' nominal power consumption (i.e., the sum of each domain's nominal power consumption) is approximately 3W. To find the total processor power consumption, we must account for the PDN power conversion loss by dividing the domains' nominal power consumption by the PDN's ETEE. Therefore, the PDN's ETEE can dictate the amount of remaining power budget for reallocation across the domains to improve system performance. For example, we can increase the CPU-cores' clock frequency by 1% for each 9mW increase in the CPU-cores' power budget at a 4W TDP (shown in Fig. 2(a)).

To show how even a small difference in ETEE can have a significant impact on system performance, assume we have two PDNs: 1)  $PDN_1$  with  $ETEE_1$ =75%, and 2)  $PDN_2$  with  $ETEE_2$ =80%. The total processor power consumption of  $PDN_1$  and  $PDN_2$  are 4W (3W/0.75) and 3.75W (3W/0.8), respectively. According to our model (shown in Fig. 2(a)), the additional  $250\,mW$  ( $4W-3.75\,W$ ) saved by using  $PDN_2$  (instead of  $PDN_1$ ) could be allocated to increasing the CPU cores' clock frequency by 28%. This would increase the performance of a highly-scalable workload by 28%.

#### 3.4. PDNspot Assumptions and Limitations

Assumptions. Our PDNspot model makes three main assumptions. First, PDNspot assumes that the system operates within a thermal design power (TDP) limit. The power management unit allocates 1) a power-budget to the SA and IO domains, which have nearly constant power consumption across different TDPs, and 2) the remaining power-budget to the compute domain (cores and graphics). The compute domain power-budget is divided between the cores and the graphics engines based on the running workload (e.g., CPU- versus graphics-intensive workload). Second, PDNspot assumes the

<sup>&</sup>lt;sup>5</sup>We define performance scalability of a workload with respect to CPU frequency as the performance improvement the workload experiences with unit increase in frequency, as described in [46, 139]. Modern processors predict the performance-scalability of a workload at runtime using performance counters [139]. The performance-scalability metric is used by current power management algorithms, such as Intel's SpeedShift [98] and EARtH [27], which first appeared in the Intel Skylake processor [8].

same routing resources for all PDNs. Therefore, for PDNs in which multiple domains share a single VR (e.g., IVR, LDO), the routing resources of these domains are combined. Third, PDNspot assumes that all voltage emergencies are handled by both 1) existing decoupling capacitors and 2) existing architectural techniques. This is a reasonable assumption for modern client processors [7, 102, 112].

Limitations. Our PDNspot model has two main limitations. First, the model predicts the ETEE based on average values of inputs over a time interval (e.g., during residency in a power state). To provide the dynamic ETEE of a workload (e.g., during multiple system power states within a workload), PDNspot should be run for each time interval separately with the appropriate input for the examined time interval. However, this is not a big limitation since doing so can be automated (e.g., using a script) once data for multiple intervals is collected. Second, the model considers the processor and the off-chip VRs as a single thermal domain (i.e., as sharing the same TDP), which is true for many systems [92]. However, the PDNspot model does not provide the effect of thermals on power and performance for a system in which the processor and off-chip VRs are in two different thermal domains.

## 4. PDNspot Validation

PDNs in modern client processors have complex designs, and they involve several components integrated on die, package, and board. For example, the IVR design includes multiple components such as 1) buck regulator bridges [21], 2) control modules that generate the pulse width modulation (PWM) signals [49,73,93] and activate IVR phases, 3) air core inductors (ACI) [21,49], and 4) Metal Insulator Metal (MIM) capacitors [21]. In addition, several IVR parameters (e.g., thresholds for voltage-regulator power-states) and algorithms (e.g., phaseshedding management) are typically configured and tuned post-silicon. Therefore, modeling these designs with, for example, SPICE [87] is inaccurate and unsuitable for validating our power models. Instead, we obtain the input parameters (shown in Table 2) to PDNspot and validate the three power models of PDNspot with real experimental data from our lab that we collect using two different sets of benchmark traces that are typically used to evaluate client processors.

In this section, we present the 1) experimental setup used to obtain PDNspot model parameters, 2) methodology for obtaining PDNspot model parameters, and 3) PDNspot validation process.

## 4.1. Experimental Setup

**System Setup.** To measure power and validate our power models, we use two systems with the configurations shown in Table 3. Intel Broadwell and Skylake architectures use IVR [88] and MBVR [26] PDNs, respectively.

Table 3: Processor configurations and PDNs

|            | 1) i7-5600U [54] Broadwell architecture |
|------------|-----------------------------------------|
| Processors | PDN topology: IVR [88]                  |
|            | 2) i7-6600U [55] Skylake architecture   |
|            | PDN topology: MBVR [26]                 |
|            | L3 (LLC) cache: 4 MB.                   |
|            | Process technology node: 14 nm          |
| Memory     | DDR3L-1600 <i>MHz</i> [65], non-ECC,    |
|            | dual-channel, 8 GB capacity             |

**Benchmark Traces.** To obtain the input parameters (shown in Table 2) for our models and validate the models, we use approximately 5000 traces from a wide variety of benchmarks, typically used in evaluating client processors. We use  $\sim$ 3000 single threaded traces,  $\sim$ 1200 multi-programmed traces, and

~750 graphics traces comprising of 1) representative CPU- and graphics-intensive workloads including SPEC CPU2006 [114], Sunspider [128], PhotoShop [2], Illustrator [1] SYSmark [14], HandBrake [133], 3DMark06 [124], Crysis [28], 2) representative battery life workloads such as office productivity workloads (e.g., MobileMark [13]), video conferencing and streaming workloads, and web-browsing workloads [6], and 3) synthetic traces of power-virus [26] for each domain, which can be generated using tools such as McPAT [77], SYMPO [31] or Intel's Blizzard [9].

**Power Measurements.** For the platform *power measurements*, we use a Keysight N6705B DC power analyzer [69] equipped with an N6781A source measurement unit (SMU) [70]. The N6705B (equipped with N6781A) accuracy is around 99.975% [70]. The power analyzer measures and logs the instantaneous power consumption of different device components. Keysight's control and analysis software [69] is used for data visualization and measurement management. For more detail, we refer the reader to the Keysight manual [69] and to our prior work [42].

## 4.2. Obtaining PDNspot Model Parameters

We describe the process we use to obtain each of the input parameters to PDNspot models. A summary of the main parameters is shown in Table 2.

**VR Efficiency Curves** – **Input Parameters.** We measure two sets of parameters for 1) *on-chip VR efficiency* (i.e.,  $\eta_{IVR}$  and  $\eta_{LDO}$ ) and 2) *off-chip VR efficiency* (i.e.,  $\eta_{VIN}$ ,  $\eta_{GFX}$ ,  $\eta_{SA}$ , and  $\eta_{IO}$ ). We perform the measurements on our systems across multiple values in the operational range of the 1) VR input voltage (e.g., 7.2V, 9V, 12V for off-chip VR; 1.6V and 1.8V for IVR), 2) VR output voltages (e.g., 0.5V, 0.6V, 0.7V, 1V, 1.8V), and 3) load current.

We measure the off-chip VR efficiency ( $\eta_{VIN}$ ,  $\eta_{GFX}$ ,  $\eta_{SA}$ , and  $\eta_{IO}$ ) by 1) connecting the VR input (output) to channel A (B) of the DC power analyzer, which we configure as the power supply (DC electronic load) [71]. This setup enables us to 1) measure the input and output power, and 2) sweep over the ranges of the load current, output voltage and input voltage values, and log the data into the host PC that runs the control and analysis software. We also measure the efficiency for each VR power-state for VRs that support multiple power-states (e.g.,  $V_{IN}$  supports PS0, PS1, PS3 and PS4). Fig. 3 shows the efficiency curves for the off-chip VRs (i.e.,  $V_{IN}$  as a function of multiple output voltages, one input voltage (7.2V) and two VR power-states (PS0 and PS1).



Figure 3: Off-chip VR efficiency curves as a function of: 1) output current (Iout, x-axis), 2) output voltage (Vout), 3) VR power-states (only PS0 and PS1 shown), and 4) input voltage (Vin, only 7.2V is shown).

We measure IVR efficiency ( $\eta_{IVR}$ ) using the Broadwell processor. Since the IVR is integrated into the processor, it is impossible to disconnect the native load (e.g., cores, graphics engines) and connect a high current load directly to the output of an IVR. Therefore, to measure the IVR efficiency, we operate the processor in a special Design For Test (DFT) mode [21]. We also operate the processor clock tree at varying frequencies to enable a large effective adjustable load current. We measure the current and voltage at the output and input (i.e., output

of the  $V_{IN}$  in Fig. 1) of the IVR [21]. Next, we calculate the input and output power and plot the efficiency curves as a function of load current and output voltage. Table 2 (On-chip VR Efficiency) shows the range of the measured IVR efficiency (81%–88%). The actual curves in PDNspot plot the efficiency as a function of input voltage, output voltage and output current.

We measure the *LDO VR efficiency* ( $\eta_{LDO}$ ) in two steps. First, since the LDO VR is not implemented in our experimental systems, we emulate the LDO VR static behavior using the power-gates that exist in the MBVR PDN of the Skylake processor, a technique<sup>6</sup> which is used by Intel [79] to implement an LDO VR. Second, we measure the input and output power of the LDO VR under varying load current, input and output voltages and plot the efficiency curves. The LDO VR efficiency is the ratio between the output and the input voltage times the ratio between input and output current (also known as current efficiency), i.e.,  $\eta_{LDO} = (V_{OUT}/V_{IN}) \cdot (I_{OUT}/I_{IN})$ . Our measurements show that the current efficiency, i.e.,  $I_{OUT}/I_{IN}$ , is more than 99% as tabulated in Table 2.

Nominal Power of Domains - Input Parameter. We measure the *nominal power* ( $P_{NOM}$ ) input parameter of each domain (i.e., cores, LLC, graphics, SA, and IO) directly on the Skylake system when running traces of single threaded, multi-threaded and graphics workloads. We log the measured power of each trace and its application ratio (i.e., AR, discussed in Sec. 2.4). Other Input Parameters. We measure the Load-line *impedance*  $(R_{LL})$  from a domain's input to the output of the offchip VRs for each domain directly on Skylake and Broadwell Systems. We measure *peak-power* (i.e.,  $P_{peak}$ ) when running power-virus traces. We estimate *leakage-power fraction* ( $F_L$ ) using a post-silicon technique, thermal conditioning [23,25,47], by 1) increasing the processor temperature while running a load with constant voltage and frequency (i.e., constant dynamic power), 2) measuring the associated changes in power consumption, and 3) extrapolating the domain's power fraction which is affected by temperature, as the leakage power depends exponentially on temperature whereas the dynamic power is not affected by temperature [34, 39, 40, 64].

#### 4.3. PDNspot Validation

We validate PDNspot by comparing the predicted ETEE obtained from each PDNspot model (i.e., IVR, MBVR, and LDO) with the ETEE measurements on *real* systems.

To validate PDNspot, we use as reference the total power consumption of real Intel processors (Broadwell, Skylake, and Skylake with emulated LDO PDN) *measured* from the main

power supply (battery/PSU) for each of the PDNs ( $P_{IVR}$ ,  $P_{MBVR}$ , and  $P_{LDO}$ ). We use PDNspot to obtain the *predicted* power consumption of each PDN. We use a subset (200) of the benchmark traces (single-thread, multi-programmed, and graphics described in Sec. 4.1) that have various application ratios (AR). We calculate the measured (predicted) ETEE of each PDN by dividing the total nominal power consumption (i.e., PDN output power) by the measured (predicted) total power consumption (i.e., PDN input power). Finally, we calculate the accuracy of PDNspot by comparing the measured ETEE to the predicted ETEE of each PDN.

We find that our three IVR, MBVR and LDO PDN models in PDNspot have an average (min/max) accuracy of 99.1% (98.7%/99.3%), 99.4% (98.9%/99.7%), and 99.2% (98.6%/99.6%), respectively, across all our 200 workloads. Fig. 4(a–i) shows the validation results (measured vs. predicted ETEEs) for  $4\,W$ ,  $18\,W$ ,  $50\,W$  TDPs when running single-threaded, multi-programmed, and graphics traces with an AR between 40% to 80%. Fig. 4(j) shows the results for the battery life related power-states: C0 with minimum frequency ( $C0_{MIN}$ ) and package C-states (C2/3/6/7/8) [34, 39, 40].

# 5. Motivation: PDN Inefficiencies in Client Processors

This section makes three key empirical observations about the three most commonly-used PDN architectures (i.e., IVR [21, 61, 88], MBVR [29, 63, 97], LDO [15, 18, 111, 112, 113, 120]) in modern high-end client processors to motivate the need for a hybrid and adaptive PDN that leverages the advantages of each one of the three PDN architectures.

We use our validated model, PDNspot, to evaluate the efficiency of the three PDNs. We estimate the off-chip current consumption, ETEE with breakdown into multiple sources of power-conversion losses, and average power consumption of a processor using each of the three PDNs. We use a total of 300 CPU-intensive, graphics-intensive, and video playback workload traces to evaluate each PDN.

Based on our evaluation results shown in Figures 4 and 5, we make three key observations.

**Observation 1.** We observe that when executing CPU- and graphics-intensive workloads, the IVR PDN has a *lower* ETEE at the 4W TDP (Figures 4.a,d,g) and a *higher* ETEE at the 50W TDP (Figures 4.c,f,i) compared to MBVR and LDO PDNs across the entire range of tested ARs. The ETEE *crossover point*, at which the IVR ETEE becomes higher than the MBVR/LDO ETEE, exists at some TDP between 4W and 50W.

Fig. 5 provides more insight into this observation with breakdowns of PDN power conversion loss. We find that at 4W TDP, the dominating contributor to the PDN power conversion loss are the on-chip and off-chip VR inefficiencies. At 4W TDP, the



Figure 4: PDNspot validation results. (a)–(i) End-to-End power-conversion efficiency (ETEE) for single-threaded, multi-threaded and graphics traces at 4W, 18W and 50W TDP with varying application ratios (AR). (j) shows the results for battery life related power-state: C0 with minimum frequency (C0MIN) and package C-states (C2/3/6/7/8) [34, 39, 40].

 $<sup>^6\</sup>mathrm{By}$  controlling the number of the conducting power-gate transistors and their gate voltages, the power-gate behaves like an LDO VR. The actual LDO VR implementation has additional circuitry (e.g., to handle load transient response, digital control of the LDO VR output).



Figure 5: Breakdown of the power conversion loss of the three PDNs when running a CPU-intensive workload (AR=56%) at 4W, 18W, and 50W TDPs. Conduction loss ( $I^2R$ ) and on-chip & off-chip VR infficiencies are the most prominent losses. Normalized (to IVR PDN) chip input current (I, i.e., from off-chip VRs) and load-line impedance (R<sub>LL</sub>) are shown as line plots.

IVR PDN has a lower ETEE than the MBVR and LDO PDNs due to the higher power conversion inefficiencies of the IVR PDN's on-chip and off-chip VRs. At a 50 W TDP, we find that MBVR and LDO PDNs have lower ETEEs due to their high  $I^2R$  loss in core and graphics domains. The high  $I^2R$  loss is due to: 1) a  $\sim$ 2× higher chip input current in the MBVR and LDO PDNs compared to the IVR PDN<sup>7</sup>, and 2) a 2.5×/1.3× higher load-line impedance ( $R_{LL}$ ) in the MBVR/LDO PDNs compared to the IVR PDN<sup>8</sup>. We conclude that the MBVR and LDO PDNs are more efficient at a low TDP (e.g., 4W) compared to the IVR PDN, while the IVR PDN is more efficient at a high TDP (e.g., 50W).

**Observation 2.** We observe that the PDN ETEE is affected not only by the TDP (as discussed in Observation 1) but also by the workload's Application Ratio (AR) and the workload type, i.e., single-threaded, multi-threaded, and graphics.

Fig. 4(a–i) shows that the MBVR and LDO PDN ETEEs increases with AR, which is most pronounced at 18W and 50W TDPs. This phenomenon is due to the load-line (described on Sec. 2), which results in a lower voltage-guardband when running workloads with higher ARs.

Fig. 4(b,e,h) show that the single-thread, multi-thread, and graphics workloads (all at the same TDP of 18W) have different ETEE curves. For example, for the graphics workload in Fig. 4(h), the IVR PDN is less efficient than the other two PDNs for the entire AR range (with a crossover point around 21W TDP, not shown in Fig. 4, at which the IVR ETEE becomes higher than the MBVR/LDO ETEE), while the other two workloads have crossover points at different ARs within the 18W TDP.

Fig. 4(a-f) shows that the LDO ETEE is higher than the MBVR ETEE for CPU-intensive (single- and multi-threaded) workloads, but is lower than the MBVR ETEE for graphics-intensive workloads. Note that the LDO inefficiency is more dominant in graphics workloads, due to the high voltage difference between the core and graphics domains because in graphics-intensive workloads, the graphics-engine runs at rel-

atively high frequencies (and voltages) while cores are kept at low frequencies (and voltages). Therefore, the LDO PDN 1) sets the off-chip (i.e., first stage) VR voltage to the high voltage level required by the graphics-engines (e.g., 0.9V) while activating the graphics-engines' on-chip LDO (i.e., second-stage) VR in bypass-mode, and 2) uses the core's on-chip LDO (i.e., second-stage) VR to regulate the voltage down to the low voltage level required by the core (e.g., 0.5V). Doing so, results in very low power conversion efficiency of the core's LDO VR (e.g.,  $\sim 0.5/0.9 = 55\%$ , as discussed in Sec. 2.2), thereby reducing the ETEE of the LDO PDN.

We conclude that, in addition to the TDP, the AR and work-load type have significant effects on each PDN's ETEE. Particularly, lowering the workload's AR degrades the ETEE of MBVR and LDO PDNs due to load-line effect, while using graphics-intensive workloads reduce the LDO ETEE compared to CPU-intensive workloads due to the high voltage requirement difference between the core and graphics domains.

**Observation 3.** We observe that the ETEE of the IVR PDN is significantly lower than that of MBVR and LDO PDNs for computationally light workloads (e.g., video playback, web browsing, office productivity applications [6, 13, 14]) and low-power states across *all* TDPs. Fig. 4(j) shows the ETEE of the three PDNs in 1)  $C0_{MIN}$ , an active power-state in which the core and graphics domains operate at their *lowest* frequencies, and 2) package C-states (C2, C3, C6, C7, and C8 [34,39,40]), low power-states of the processor. The processor uses these power-states, for *all* TDPs, to reduce energy consumption (thereby increasing battery life of battery-powered devices) when the processor runs a light (i.e., low computational intensity) work-load or once the processor is partially/fully idle. We explain the effects of ETEE in these power-states on battery life using a video playback workload example.

The video playback [6] workload is a computationally *light* workload that operates in three main power-states during each video-frame. First, a  $C0_{MIN}$  power-state, which consumes  $P_{C0_{MIN}}$ =2.5 W nominal power for  $R_{C0_{MIN}}$ =10% ( $R_{C0_{MIN}}$  is the residency of power state CO<sub>MIN</sub> in terms of the fraction of execution time) of the frame's time. In this state, the cores and graphics engines prepare a video-frame and store it in main memory. Second, a C2 power-state, which consumes  $P_{C2}$ =1.2W nominal power for  $R_{C2}$ =5% of the frame's time. The cores and graphics engines are idle (power-gated) in this state. In C2, the display-controller fetches part of the frame from main memory into a local buffer inside the display controller. Third, a C8 power-state, which consumes  $P_{C8}$ =0.13 W nominal power for  $R_{C8}$ =85% of the frame's time. In C8, the display controller reads frame data from its local buffer and displays it on the display panel, while the rest of the processor is idle (e.g., main memory is in self-refresh). We calculate the average power of the video playback workload by summing the fractional power of each power-state taking into account the ETEE in each state (denoted by  $\eta_{C0_{MIN},2,8}$ ). Hence, the average power is given by:  $P_{C0_{MIN}} \cdot R_{C0_{MIN}} / \eta_{C0_{MIN}} + P_{C2} \cdot R_{C2} / \eta_{C2} + P_{C8} \cdot R_{C8} / \eta_{C8}$ . The video playback average-power results (shown in Fig. 8(c)) show that MBVR and LDO PDNs have 12% and 11% lower average power, respectively, than the IVR PDN. We conclude that the IVR PDN is energy-inefficient for computationally-light workloads, which negatively impacts both energy consumption and battery life.

**Summary.** We conclude that there is no single PDN for modern client processors that maintains a high ETEE across all TDPs, workload types and application ratios (ARs). These observations motivate us to build a *hybrid* and *adaptive* PDN that utilizes the advantages of each one of the three PDN architectures, as we describe in Sec. 6.

 $<sup>^7</sup>$ The IVR PDN reduces the chip input current because it uses high input voltage from the first-stage VR into the chip (Sec. 2).

 $<sup>^8</sup>$  The IVR and LDO PDNs have lower  $R_{LL}$  compared to MBVR because both IVR and LDO PDNs share routing resources from external VRs into the chip's package and die.

### 6. FlexWatts

We present *FlexWatts*, a hybrid adaptive PDN for modern processors that maintains a high ETEE for the wide power consumption range and workload diversity of client processors. FlexWatts is based on *three* key ideas. First, it combines IVRs and LDOs in a novel way to share multiple on-chip and off-chip resources and thus reduce BOM, as well as board and die area overheads, as illustrated in Fig. 6. This hybrid PDN is allocated for processor domains with a wide power consumption range (e.g., CPU cores and graphics engines) and it dynamically switches between two modes, IVR-Mode and LDO-Mode, based on the efficiency of each mode, using a special power-management flow. Second, FlexWatts statically allocates an off-chip VR to each system domain with a low and narrow power consumption range (i.e., SA and IO domains). This is because unlike in compute domains, the power consumption of the system-agent (SA) and IO domains does not significantly scale with TDP (as shown earlier in Fig. 2(b)) or workload's AR. Thus, it is more energy-efficient to place each of them on a dedicated off-chip VR compared to using an on-chip  $\rm VR^9.$  Third, FlexWatts introduces a new prediction algorithm that automatically determines which PDN mode (IVR-Mode or LDO-Mode) would be the most beneficial based on system and workload characteristics. For example, FlexWatts can operate in LDO-Mode (IVR-Mode) when the processor runs a light (heavy) workload such as video playback (Turbo Boost), or when the processor operates at low (high) TDP such as 4W (50 W). FlexWatts uses a runtime ETEE prediction algorithm to select the operation mode (i.e., LDO-Mode or IVR-Mode) that maximizes ETEE.



Figure 6: Our hybrid adaptive PDN (FlexWatts). FlexWatts uses an off-chip VR to each system domain with a low and narrow power consumption range (i.e., SA and IO domains). For system domains with a wide power consumption range (e.g., CPU cores and graphics engines), FlexWatts allocates a hybrid PDN. This hybrid PDN can dynamically switch between two modes, IVR-Mode and LDO-Mode, based on the expected ETEE benefits of each mode for the current workload and power consumption. The hybrid PDN shares between IVR and LDO modes 1) on-chip resources such as the high-side (HS) NMOS power switch in the IVR PDN as illustrated on the right side, and 2) off-chip VRs (V\_IN).

**Hybrid PDN and Resource Sharing.** We build the FlexWatts PDN by modifying a baseline IVR PDN, shown in Fig. 1(a), in two ways. First, we replace the two on-chip IVRs of the SA and IO domains (i.e., V\_SA and V\_IO IVRs) with two off-chip VRs and two on-chip power-gates, as illustrated in Fig. 6. Second, we implement *hybrid VRs*, which extend each of the remaining IVRs (i.e., V\_Core0/1, V\_LLC and V\_GFX IVRs in Fig. 1(a)) by implementing an LDO VR using the existing resources of the IVR, as illustrated in Fig. 6 (right side). By doing so, we enable a *hybrid PDN* that has two modes of operation, IVR-Mode and LDO-Mode, with low cost and low area overhead. As illustrated in Fig. 6, each hybrid VR shares between the two modes 1

on chip resources such as the high-side (HS) NMOS power switch [21], and decoupling capacitors (both on package and on die) of the baseline on-chip IVR, and 2) off-chip VRs (i.e.,  $V\_IN$ ). We use the HS power-switch to implement the LDO VR, similar to Luria *et al.* [79], a work carried out by Intel that utilizes the power-gate's power-switch to implement an LDO VR. This architecture enables both PDN modes to share routing resources and the power grid across board, package, and die during operation, as illustrated in Fig. 6.

**Voltage Noise-Free Mode-Switching.** FlexWatts modes witching transitions the hybrid PDN between two modes (IVR-Mode and LD0-Mode). Carrying out the mode-switching while the compute domains are active may introduce *voltage noise* because the two modes have very different operation principles. In IVR-Mode, the off-chip VR ( $V\_IN$ ) is set to a relatively high-voltage (e.g., 1.8V) and the on-chip IVRs regulate the voltage to the level the domain needs (e.g., 0.6V-1.1V). In LD0-Mode,  $V\_IN$  voltage is set to the *maximum* voltage required by all domains (e.g., 0.6V-1.1V) and the on-chip LDOs regulate this maximum voltage to the level the domain needs. Therefore, the mode-switching should configure the on-chip and off-chip VRs and change their voltage levels while transitioning from one mode to the other.

To prevent any *voltage noise* during mode-switching, FlexWatts performs mode-switching while the compute domains are *idle*. To do so, we 1) place the processor in an idle power-state for a short period, 2) configure the hybrid PDN and update the on-chip and off-chip VR levels, and 3) exit the idle power-state and resume the processor with the new PDN mode. To this end, we utilize a power-management flow that places the processor into the idle power-state, (which exists in most modern processors [26,34,39,40,42,43,48,51,121]), in which the cores, LLC, and graphics units are turned off after their contexts are saved into a dedicated SRAM. We leverage the C6 package C-state power management firmware flow [42] to implement FlexWatts's mode-switching transition flow. FlexWatts takes the following three steps to switch between two PDN modes.

First, the power management unit (PMU) places the system into the package C6 idle power state during which the PMU saves the context  $^{10}$  of the hybrid PDN domains (i.e., the CPU cores, LLC, and graphics) and turns off their clock and voltage. Second, the PMU performs the actual mode switching actions of the hybrid PDN by 1) adjusting the  $V\_{IN}$  VR voltage to a level suitable for the new mode (i.e., 1.8V for IVR-Mode, or 0.6V-1.1V for LD0-Mode), and 2) configuring the hybrid VRs to operate in the new mode (as illustrated in Fig. 6). Third, the PMU exits the package C6 idle power-state and switches to the active state. Doing so allows the processor to resume execution while the hybrid PDN domains use the new PDN mode

Runtime PDN Mode-Prediction Algorithm. So far, we explained how to switch between two PDN modes (i.e., mode-switching flow) without describing *when* to switch. FlexWatts relies on our new runtime mode-prediction algorithm whose goal is to predict which PDN mode, among the two modes, IVR-Mode and LDO-Mode, provides the best end-to-end power-conversion efficiency (ETEE).

As shown in Fig. 4, ETEE is a function of 1) the AR and the workload type (i.e., single-thread, multi-thread, and graphics), and 2) the TDP and the power-state of the system. ETEE depends on the AR due to the load-line effect (discussed in Sec. 2.4) and shown in Equation 3. The workload type affects ETEE because each of the three workload types stresses the

<sup>&</sup>lt;sup>9</sup>AMD uses the same strategy for their LDO PDNs [112] (Fig. 1(c))

 $<sup>^{10} \</sup>rm The \ context$  is stored into dedicated SRAMs, using power from an always on VR (not shown in Fig. 1) that retains the dedicated SRAMs' contents in idle states [42, 43].

underlying power delivery network differently, as explained in Sec. 3.1.

Algorithm 1 depicts our mode prediction algorithm. The *key* idea of our algorithm is two-fold. First, we store two sets of ETEE curves inside the PMU firmware, one set for the IVR PDN and the other set for the LDO PDN. A PDN ETEE curve set is a multidimensional table <sup>11</sup> that includes an ETEE curve corresponding to a TDP for each workload type (i.e., three curves for each TDP point). Each ETEE curve stores the ETEE values as a function of the AR (as shown in Fig. 4(a-i)). We also include one ETEE curve for power states (as shown in Fig. 4(j)). Second, for every *evaluation interval* (e.g., 10ms), we estimate each of the algorithm's input parameters (i.e., TDP, AR, workload type, and power-state). We use the estimated parameters to access the corresponding ETEE curve to obtain the ETEE values for both IVR-mode and LDO-mode. The algorithm chooses the mode that maximizes the ETEE. Next, we explain how we estimate the inputs to our algorithm (i.e., TDP, AR, workload type, and power-state) at runtime.

### Algorithm 1 FlexWatts Mode Prediction Algorithm

```
1: procedure DETERMINE_FLEXWATTS_MODE
2: Input: TDP, AR, WL_TYPE, PS /*power-state*/
3: Output: PDN_Mode (IVR-Mode or LD0-Mode)
4: IVR_ETEE = estimate_IVR_ETEE (TDP,AR,WL_TYPE,PS)
5: LDO_ETEE = estimate_LDO_ETEE (TDP,AR,WL_TYPE,PS)
6: if IVR_ETEE \ge LDO_ETEE
7: return IVR-Mode
8: else return LD0-Mode
9: end procedure
```

Runtime Estimation of the Algorithm Inputs. The PMU of a modern processor uses the TDP, AR, workload-type, and power-state in multiple power management algorithms such as 1) power-budget management (PBM) algorithm [24, 26, 101], 2) Turbo Boost algorithm [26, 98, 101], and 3) system maximum current protection [7, 102].

The runtime-configured TDP value is available to the PMU [5, 132]. To estimate the AR, the PMU uses activity sensors [7, 10, 19, 30, 78, 102, 110, 126] that are implemented in multiple domains of the Intel Skylake processor [19, 26, 102, 110]. These activity sensors estimate each domain's activity using internal events in each domain, such as active execution ports in the core, memory stalls, type of instructions being executed (e.g., scalar, vector instructions of 128-bits/256-bits/512-bits). A dedicated weight is associated with each event, and the weighted sum of the events in a domain is periodically (e.g., every millisecond) sent to the PMU. The weights of the activity sensors are calibrated post-silicon to provide a proxy of the AR.

The PMU estimates the workload-type (WL\_TYPE) based on the power-state (i.e., active/idle) of the cores and graphics engines. For example, if the graphics engines are active, then the workload-type is set to graphics, while if more than one core is active and the graphics engines are idle, then it is set to multi-threaded

The *power-state*, i.e., package power-state, of the processor is known to PMU firmware as the PMU carries out the transitions from one package C-state to another [34, 39, 40].

**FlexWatts Overhead.** We estimate the latency of our FlexWatts *mode switching* flow with techniques used by previous works that estimate the package C-state latencies [105,106]. We find that 1) placing the processor into package C6 power state takes  $45\mu s$  (without voltage changes), 2) adjusting the

on-chip and off-chip VR voltage levels (assuming a latency of  $\leq 2\mu s$  for on-chip VRs [21,79], and a slew rate of 50  $mV/\mu s$  [60] for off-chip VRs) takes  $19\mu s$ , and 3) exiting the C6 power state takes about  $30\mu s$ . Hence, the overall flow takes nearly  $94\mu s$ . It should be noted that the DVFS (P-state) latency on Intel processor's can take up to  $500\mu s$  [34,37,51,82] depending on the processor's internal state, which shows that the FlexWatts flow latency is within an acceptable range.

The area overhead of FlexWatts over the IVR PDN is minimal. The additional area required to implement the LDO mode using the IVR resources (i.e., the high-side NMOS power switch) is around 0.041 mm<sup>2</sup> [79] at 14nm process technology node. This corresponds to only 0.04% and 0.03% of the Intel dual and quad core client die sizes [129], respectively.

## 7. Experimental Results

We evaluate FlexWatts with respect to performance, battery life, board area and bill of materials (BOM), compared to the three commonly-used state-of-the-art PDNs in modern processors: IVR, MBVR, and LDO. We also include a comparison with a hybrid PDN (used in Intel Skylake-X processors [62]) that combines IVR and MBVR PDNs, which we refer to as *I+MBVR*. Similar to the LDO PDN, I+MBVR uses off-chip VRs for the SA and IO domains and similar to the IVR PDN, it uses IVRs for the other domains. We evaluate the PDNs using our new PDNspot framework described in Sec. 3.

## 7.1. CPU and Graphics Performance

We evaluate the performance of FlexWatts compared to other PDN architectures (IVR, MBVR, LDO, I+MBVR), under the following scenarios:

- When running SPEC CPU2006 [114] core performance benchmarks, on processors with 4W TDP. We also show the average performance of SPEC CPU2006 as TDP varies between 4W and 50W.
- When running 3DMark06 [124] graphics performance workloads, as TDP varies between 4*W* and 50*W*.

We evaluate the performance of CPU- and graphics-intensive workloads assuming a fan-less system<sup>12</sup>. Therefore, we use a junction temperature  $(T_j)$  of  $80^{\circ}C$  for TDPs between 4-8W and  $100^{\circ}C$  for TDPs higher than 8W.

SPEC CPU2006 Benchmarks at 4W TDP. We evaluate SPEC CPU2006 [114] benchmarks with the maximum allowed frequency (i.e., 0.9GHz) for a 4W TDP system. For these benchmarks, the two cores run at the same frequency and voltage, as in all recent client processors [21,29,63,88,97,111]. In addition, the voltage design point for the LLC matches the core voltage domain as described in Rotem *et al.* [100]. Thus, the core0, core1, and LLC domains have nearly the same voltage requirements (except for voltage variations due to manufacturing process variation).

Fig. 7 plots the performance improvement (normalized to that of the IVR PDN at 100%) of each SPEC CPU2006 benchmark when using each of the five PDNs in a 4W TDP system. PDNspot uses the performance-scalability metric of the SPEC CPU2006 benchmarks to estimate performance (as we discuss in Sec. 3.3). Based on Fig. 7, we make four key observations. 1) The performance improvement of MBVR, LDO, and FlexWatts, averaged across all benchmarks, is greater than 22% for the 4W TDP system. This is because MBVR, LDO, and FlexWatts (which mainly operates in LDO-Mode at 4W TDP) each have a higher ETEE than IVR at low TDP. At low TDPs, IVR has a larger power conversion loss due to the two-stage (on-chip and off-chip) voltage regulation. 2) FlexWatts has a very small

<sup>&</sup>lt;sup>11</sup>A modern PMU implements multiple curves (as tables) such as leakage power as function of temperature and voltage, voltage as function of frequency, VR power-conversion efficiency as a function of input-voltage, output-voltage and output-current [34, 39, 40, 98, 101].

 $<sup>^{12}</sup>$ The junction temperature ( $T_j$ ) of a fan-less small form factor device (e.g., smartphone, tablet) is typically limited by the outer surface temperature of the device [99, 136].

(i.e., less than 1%) performance degradation compared to LDO and MBVR PDNs (the highest performing PDNs at 4W TDP). FlexWatts performs only slightly worse than the LDO and MBVR PDNs due to FlexWatts's higher load-line that is a result of resource sharing between its LDO and IVR components within FlexWatts's hybrid PDN (discussed in Sec. 6). 3) The I+MBVR PDN provides higher performance than the IVR PDN (6% on average) since I+MBVR removes the two-stage voltage regulation of the SA and IO domains. This change improves the ETEE of the I+MBVR PDN over the IVR PDN, and therefore increases the power-budget of the CPU core domain. 4) The performance improvement of the five PDNs correlates with the performance-scalability of the workloads, since the performance-scalability metric reflects how the performance of an application improves as the CPU clock frequency increases (due to the additional power-budget allocated to the CPU cores).

We conclude that FlexWatts significantly improves the CPU core performance compared to the state-of-the-art PDN (IVR) at a low TDP point by operating in LDO-Mode, which results in a higher ETEE than that of the IVR PDN.



Figure 7: SPEC CPU2006 performance (normalized to the IVR PDN) with five PDNs at 4W TDP, sorted (in ascending order) by the average performance-scalability of each benchmark.

SPEC CPU2006 Benchmarks at 4W to 50W TDP. We examine the effects of using different processor TDP levels, ranging from 4W to 50W, on CPU performance. Fig. 8(a) plots the average performance across the SPEC CPU2006 benchmarks for several TDP levels. Based on Fig. 8(a), we make three key observations. 1) At TDPs *lower* than 18 W, FlexWatts provides up to 22% higher performance over the IVR PDN by operating mainly in LDO-Mode, which has a higher ETEE than the IVR PDN at low TDPs. Compared to the highest-performing PDNs (MBVR/LDO) at low TDPs, FlexWatts performs only slightly (i.e., less than 1%) worse due to the higher load-line of FlexWatts's LDO-Mode. 2) At TDPs higher than 18 W, FlexWatts provides up to 7%/4% higher performance over the MBVR/LDO PDNs by operating mainly in IVR-Mode, which has a higher ETEE than the MBVR/LDO PDNs at high TDPs. Compared to the highest-performing PDN (IVR) at high TDPs, FlexWatts performs only slightly (i.e., less than 1%) worse due to the higher load-line of FlexWatts's IVR-Mode. 3) The I+MBVR PDN provides higher (up to 6%) performance than the IVR PDN across the tested TDP range since I+MBVR removes the two-stage voltage regulation of the SA and IO domains. This change improves the ETEE of the I+MBVR over the IVR PDN, and therefore increases the power-budget of the CPU core domain. However, I+MBVR provides significantly lower performance (up to 15%) than FlexWatts at low TDPs, since the I+MBVR PDN uses two-stage voltage regulation (i.e., for the CPU cores, LLC, and graphics domains), which results in a lower ETEE compared to FlexWatts at low TDPs (e.g., 4W).

Graphics Workloads at 4W to 50W TDP. We evaluate different PDN architectures using the 3DMark06 graphics workloads [124]. While running these workloads, 10% to 20% of the processor's power-budget is allocated to the CPU cores, while the rest is allocated to the graphics engines. In addition, since

the graphics workloads require high memory bandwidth, the LLC domain operates at a higher frequency and higher voltage than the CPU domain.

Fig. 8(b) shows the average performance of the 3DMark06 graphics workloads with the five PDN architectures when running at 4W to 50W TDP. We make four key observations. 1) At TDPs lower than 25W, FlexWatts provides up to 25% higher performance over the IVR PDN by operating mainly in LDO-Mode, which has a *higher* ETEE than the IVR PDN at *low* TDPs. 2) At TDPs *higher* than 25 W, FlexWatts provides up to 3%/6% higher performance over MBVR/LDO PDNs by mainly operating in IVR-Mode, which has a higher ETEE than the MBVR/LDO PDNs at high TDPs. 3) FlexWatts performs slightly worse (i.e., up to 2% lower) than MBVR/LDO PDNs due to i) the higher load-line of FlexWatts, and ii) the large difference in operating voltages across the CPU core, LLC and graphics domains while running graphics workloads (i.e., the core domain requires low voltage, e.g., 0.5V, while graphics domain requires high voltage, e.g., 0.9V), which degrades the ETEE of both FlexWatts (in LDO-Mode) and LDO PDNs (as we discuss in Sec. 2.3). 4) The I+MBVR PDN provides up to 6% higher performance than the IVR PDN across the tested TDP range. I+MBVR improves the power conversion efficiency for the SA and IO domains (which results in I+MBVR having a higher ETEE than the IVR PDN), and increases the powerbudget of the graphics domain. However, I+MBVR provides significantly lower performance (up to 19%) than FlexWatts at low TDPs, since the I+MBVR PDN's two-stage voltage regulation (similar to IVR PDN) at low TDPs (e.g., 4W) results in a lower ETEE than FlexWatts.

Based on our extensive CPU- and graphics-intensive workload evaluations, we **conclude** that FlexWatts increases the performance of a low TDP (e.g., 4*W*) processor by up to 25%, while maintaining a low (i.e., less than 2%) performance degradation for high TDP processors compared to the state-of-theart IVR PDN, over a wide range of TDPs (i.e., 4*W*–50*W*). This is because FlexWatts 1) allocates the hybrid PDN to domains with a wide power consumption range (i.e., CPU cores, LLC, and graphics), thereby maintaining a high ETEE across LC, and grower range, and 2) allocates an off-chip VR to each domain with a low and narrow power consumption range (i.e., SA and IO), thereby maintaining high power conversion efficiency in these domains, which increases FlexWatts's ETEE across *all* TDPs and workloads compared to the IVR PDN.

**Battery Life Workloads.** We choose four workloads that are commonly used to evaluate the battery life of mobile processors [6, 17, 140]: video playback [6, 17], video conferencing [13, 17], web browsing [13, 14], and light gaming [107] benchmarks. For our modeled system, video playback, video conferencing, web browsing, and light gaming have 10%, 20%, 30%, and 40% active state with minimum frequency ( $C0_{MIN}$ ) residencies, respectively. During the remaining execution time, compute domains (cores, LLC, and graphics engines) are idle, but the system agent (SA) has activity at the display-controller (in package-C8 state) and performs periodic (every few hundreds of microseconds) memory accesses (in package-C2 state). We note that these workloads have nearly the same average power consumption regardless of the TDP of the system. In active and idle states, we assume the same nominal power at all TDPs. We evaluate battery life workloads at  $T_i$  of 50° C. Fig. 8(c) shows the average (normalized to IVR) power consumption of the five PDNs. We observe that FlexWatts consumes up to 1% more power than MBVR, but 8% to 11% less power than IVR when running the four battery life workloads. I+MBVR consumes up to 6% less average power than IVR and 5% higher average power than FlexWatts.



Figure 8: Evaluation of the five PDNs normalized to IVR PDN (the state-of-the-art PDN [21,61,88]) (a) SPEC CPU2006 average performance, (b) 3DMark06 performance, (c) Battery life workloads, (d) BOM, and (e) Board area.

We conclude that FlexWatts is almost as energy-efficient as both MBVR and LDO and up to 11% more energy-efficient than IVR, for battery life workloads. This is mainly because, in low power states (i.e., package C-states) and the low-frequency active state (i.e.,  $C0_{MIN}$ ) of the battery life workloads, FlexWatts operates in LDO-Mode, which has better power conversion efficiency that IVR in these low power consumption states, thereby maintaining high power conversion efficiency across battery life workloads.

**BOM.** Fig. 8(d) shows the BOM of the five PDNs normalized to IVR for 4W-50W TDPs. We make two key observations. 1) FlexWatts and I+MBVR PDNs have comparable cost to IVR. 2) MBVR and LDO have  $2.1\times-4.2\times$  and  $1.6\times-3.1\times$  higher BOM, respectively, compared to IVR, across the wide TDP range. **Board Area.** Fig. 8(e) shows board area of the five PDNs normalized to IVR for the 4W-50W TDP range. We make two key observations. 1) FlexWatts and I+MBVR have comparable board area to IVR. 2) MBVR and LDO have  $1.5\times-4.5\times$  and  $1.1\times-3.3\times$  higher area, respectively, compared to IVR.

Why does FlexWatts have better BOM and board area than LDO and MBVR? The advantage of FlexWatts in BOM and board area over MBVR and LDO is due its reduced maximum-current, Icc<sub>max</sub>. This happens due to two reasons. First, FlexWatts uses a shared voltage regulator for the high power domains (i.e., cores, graphics, and LLC), which enables current sharing between these three domains. Second, FlexWatts has reduced current (by nearly 50%) in IVR-Mode compared to LDO, and as such, the shared VR (between the cores, graphics, and LLC) is designed with a maximum-current level similar to that of IVR. When a high power (and thus high current) workload (e.g., Turbo Boost [98]) is requested, the hybrid PDN switches to the IVR-Mode, and thus FlexWatts has comparable maximum-current to IVR.

We conclude that FlexWatts provides significant performance and energy improvements with a low BOM and area overhead compared to the state-of-the-art PDN, over a wide power consumption range and a wide variety of workloads.

#### 8. Related Work

To our knowledge, this is the first work to 1) provide a versatile framework, PDNspot, that enables multi-dimensional architecture-level exploration of modern processor power delivery networks (PDNs), and 2) propose a novel adaptive hybrid PDN, FlexWatts, that provides high efficiency and performance in client processors across a wide spectrum of power consumption and workloads, compared to four state-of-the-art PDNs [18, 62, 88, 117], as we demonstrate both qualitatively and quantitatively. We discuss other related works here.

A recent work [76] proposes an adaptive PDN that can dynamically manage on/off-chip VRs in hybrid PDN systems based on the dynamic workload. The proposed solution uses many on-chip and off-chip VRs, and targets many-core systems that are optimized for only a single TDP. Unlike FlexWatts, this solution is not optimized for cost, area, or client (laptop and desktop) systems.

Many existing works investigate the potential of integrated VRs [21,67,75,125,127,137]. PowerSoC [127] is an analytical model of a PDN system that includes on-chip VRs, off-chip VRs, and PDN models, providing a platform to evaluate performance

and explore the design space of the entire PDN system. The authors show that hybrid PDN architectures with both on-chip and off-chip VRs can achieve a better tradeoff between area and efficiency requirements compared to traditional off-chip paradigms. Haoran et al. [75] compare the characteristics of different PDNs for many-core systems using on-chip and/or offchip VRs using an analytical model. Yan et al. [137] propose a hybrid PDN that optimizes the area-energy tradeoff to improve the energy-efficiency of multi-core architectures by using several redundant cores powered by dedicated on-chip or off-chip VRs and migrating workloads that can benefit from fast DVFS to cores powered by on-chip VRs. Other works [21, 67, 125] claim that the fully-integrated voltage regulator, first adopted in Intel's 4th generation Core processors [21], improves performance and increases battery life in client systems. These works have at least one of two main shortcomings. First, several of these prior works [75, 127, 137] are not optimized for three key design parameters for client processors: cost, area, or different TDPs. Second, some works [21,67,125] do not address the inefficiencies of the IVR PDN in terms of performance (e.g., at low TDPs) and energy (e.g., for computationally-light workloads), which makes these works inefficient for client processors across a wide power and workload range.

Compared to all aforementioned works, our experimental study 1) models a wide TDP range, showing which PDN is better for high performance and high energy efficiency at each TDP level, and 2) evaluates a wide variety of mobile client system workloads, providing an understanding of which PDN architecture is more efficient for each workload.

## 9. Conclusion

In this work, we first develop PDNspot, a framework that enables architectural exploration of power delivery network (PDN) architectures with respect to multiple metrics: performance, battery life, BOM and board area. Using PDNspot, we observe multiple energy inefficiencies in the PDNs of recent client processors. We introduce a new power- and workloadaware hybrid PDN, FlexWatts, to improve the performance and energy-efficiency of client processors for a wide power and workload range. We provide a practical implementation of FlexWatts, where we design a mode-switching power management flow that guarantees to switch the hybrid PDN safely be-tween two PDN modes, without undesirable voltage noise. We present a new algorithm that automatically switches FlexWatts to the PDN mode that results in the highest energy-efficiency, battery life, and performance. Our evaluations show that FlexWatts provides significant performance and energy improvements with a very small BOM and area overhead compared to the state-of-the-art PDN, over a wide power consumption range and a wide variety of workloads. We hope that our open-source release of PDNspot fills a gap in the space of publicly-available experimental PDN infrastructures and, along with FlexWatts, inspires new studies, ideas, and methodologies in PDN system design.

#### Acknowledgments

We thank the anonymous reviewers of MICRO 2020 for feedback and the SAFARI group members for feedback and the stimulating intellectual environment they provide.

#### References

- [1] Adobe, "Illustrator," online, accessed April 2020, https://www.adobe.com/products/illustrator.html.
- [2] Adobe, "PhotoShop," online, accessed April 2020, https://www.adobe.com/products/photoshop.html.
- [3] AMD, "AMD Ryzen 3 4300U," online, accessed April 2020, https://www.amd.com/en/products/apu/amd-ryzen-3-4300u.
- [4] AMD, "AMD Ryzen 7 4800H," online, accessed April 2020, https://www.amd.com/en/products/apu/amd-ryzen-7-4800H.
- [5] Anandtech, "Configurable TDP," online, accessed March 2020, https://bit.ly/2QIzewS.
- [6] Anandtech, "The Microsoft Surface Pro (2017) Review: Evaluation," online, accessed March 2018, https://bit.ly/3lIkpZq.
- [7] A. N. Ananthakrishnan and J. P. Rodriguez, "Controlling Current Consumption of a Processor Based at Least in Part on Platform Capacitance," US Patent 10,234,920. Mar. 19 2019.
- [8] I. Anati, D. Blythe, J. Doweck, H. Jiang, W.-f. Kao, J. Mandelblat, L. Rappoport, E. Rotem, and A. Yasin, "Inside 6th gen Intel® Core: New Microarchitecture Code Named Skylake," in *Hot-Chips*, 2016.
- [9] K. Anshumali, T. Chappell, W. Gomes, J. Miller, N. Kurd, and R. Kumar, "Circuit and Process Innovations to Enable High-Performance, and Power and Area Efficiency on The Nehalem and Westmere Family of Intel Processors." *Intel Technology Journal*, 2010.
- [10] F. Ardanaz, J. Eastep, and R. Greco, "Hierarchical Autonomous Capacitance Management," US Patent 10,048,738. Aug. 14 2018.
- [11] H. Asghari-Moghaddam, H. R. Ghasemi, A. A. Sinkar, I. Paul, and N. S. Kim, "VR-scale: Runtime Dynamic Phase Scaling of Processor Voltage Regulators for Improving Power Efficiency," in DAC, 2016.
- [12] Y. Bai, V. W. Lee, and E. Ipek, "Voltage Regulator Efficiency Aware Power Management," *ASPLOS*, 2017.
- [13] BAPCo, "MobileMark 2014," online, accessed May 2020, https://bapco.com/products/mobilemark-2018.
- [14] BAPCo, "SYSmark 2014," online, accessed May 2020, https://bapco.com/products/sysmark-2014-se/.
- [15] N. Beck, S. White, M. Paraschou, and S. Naffziger, "Zeppelin: An SoC for Multichip Architectures," in *ISSCC*, 2018.
- [16] R. Bertran, A. Buyuktosunoglu, P. Bose, T. J. Slegel, G. Salem, S. Carey, R. F. Rizzolo, and T. Strach, "Voltage Noise in Multi-core Processors: Empirical Characterization and Optimization Opportunities," in MICRO, 2014
- [17] A. Boroumand, S. Ghose, Y. Kim, R. Ausavarungnirun, E. Shiu, R. Thakur, D. Kim, A. Kuusela, A. Knies, P. Ranganathan et al., "Google Workloads for Consumer devices: Mitigating Data Movement Bottlenecks," in ASP-LOS, 2018.
- [18] T. Burd, N. Beck, S. White, M. Paraschou, N. Kalyanasundharam, G. Donley, A. Smith, L. Hewitt, and S. Naffziger, "Zeppelin: An SoC for Multichip Architectures," JSSC, 2019.
- [19] J. S. Burns, A. V. Choubal, A. Raman, and J. G. Van De Groenendaal, "Method and System for Run-time Reallocation of Leakage Current and Dynamic Power Supply Current," US Patent 9,335,813. May 10 2016.
- [20] B. Burres, J. van de Groenendaal, P. Mosur, J. Robinson, I. Steiner, Y.-F. Liu, S. S. Tan, E. McShane, B. Kuttanna, and S. Lakshmanamurthy, "Intel Atom C2000 Processor Family: Power-efficient Datacenter Processing," *IEEE Micro*, 2015.
- [21] E. A. Burton, G. Schrom, F. Paillet, J. Douglas, W. J. Lambert, K. Rad-hakrishnan, and M. J. Hill, "FIVR Fully Integrated Voltage Regulators on 4th Generation Intel® Core SoCs," in APEC, 2014.
- [22] Y. Çakmak, W. Toms, J. Navaridas, M. Luján *et al.*, "Cyclic Power-gating as an Alternative to Voltage and Frequency Scaling," *CAL*, 2015.
- [23] R. Cochran, A. N. Nowroz, and S. Reda, "Post-silicon Power Characterization Using Thermal Infrared Emissions," in ISLPED, 2010.
- [24] H. David, E. Gorbatov, U. R. Hanebutte, R. Khanna, and C. Le, "RAPL: Memory Power Estimation and Capping," in ISLPED, 2010.

- [25] K. Dev, A. N. Nowroz, and S. Reda, "Power Mapping and Modeling of Multi-core Processors," in ISLPED, 2013.
- [26] J. Doweck, W.-F. Kao, A. K.-y. Lu, J. Mandelblat, A. Rahatekar, L. Rappoport, E. Rotem, A. Yasin, and A. Yoaz, "Inside 6th-Generation Intel Core: New Microarchitecture Code-Named Skylake," *IEEE Micro*, 2017.
- [27] R. Efraim, R. Ginosar, C. Weiser, and A. Mendelson, "Energy Aware Race to Halt: A Down to EARtH Approach for Platform Energy Management," CAL, 2012.
- [28] Electronic Arts, "Crysis," online, April 2020, http://www.ea.com/games/crysis.
- [29] E. Fayneh, M. Yuffe, E. Knoll, M. Zelikson, M. Abozaed, Y. Talker, Z. Shmuely, and S. A. Rahme, "4.1 14nm 6th-generation Core Processor SoC with Low Power Consumption and Improved Performance," in ISSCC, 2016.
- [30] E. Fetzer, R. J. Reidlinger, D. Soltis, W. J. Bowhill, S. Shrimali, K. Sistla, E. Rotem, R. Kumar, V. Garg, A. Naveh et al., "Managing Power Consumption in a Multi-core Processor," US Patent 9,069,555. Jun. 30 2015.
- [31] K. Ganesan, J. Jo, W. L. Bircher, D. Kaseridis, Z. Yu, and L. K. John, "System-level Max Power (SYMPO)-A Systematic Approach for Escalating System-level Power Consumption Using Synthetic Benchmarks," in *PACT*, 2010.
- [32] W. Godycki, C. Torng, I. Bukreyev, A. Apsel, and C. Batten, "Enabling Realistic Fine-grain Voltage Scaling with Reconfigurable Power Distribution Networks," in MICRO, 2014.
- [33] B. Gopireddy and J. Torrellas, "Designing Vertical Processors in Monolithic 3D," in *ISCA*, 2019.
- [34] C. Gough, I. Steiner, and W. Saunders, "CPU Power Management," in Energy Efficient Servers: Blueprints for Data Center Optimization. Springer, 2015.
- [35] E. Grochowski, D. Ayers, and V. Tiwari, "Microarchitectural Simulation and Control of di/dt-induced Power Supply Voltage Variation," in HPCA, 2002.
- [36] M. S. Gupta, K. K. Rangan, M. D. Smith, G.-Y. Wei, and D. Brooks, "DeCoR: A Delayed Commit and Rollback Mechanism for Handling Inductive Noise in Processors," in HPCA, 2008.
- [37] D. Hackenberg, R. Schöne, T. Ilsche, D. Molka, J. Schuchart, and R. Geyer, "An Energy Efficiency Feature Survey of the Intel Haswell processor," in IPDPSW, 2015.
- [38] J. Haj-Yahya, M. Alser, J. Kim, A. G. Yaglıkçı, N. Vijaykumar, E. Rotem, and O. Mutlu, "SysScale: Exploiting Multi-domain Dynamic Voltage and Frequency Scaling for Energy Efficient Mobile Processors," in ISCA, 2020.
- [39] J. Haj-Yahya, A. Mendelson, Y. B. Asher, and A. Chattopadhyay, Energy Efficient High Performance Processors: Recent Approaches for Designing Green High Performance Computing. Springer, 2018.
- [40] J. Haj-Yahya, A. Mendelson, Y. B. Asher, and A. Chattopadhyay, "Power Management of Modern Processors," in *Energy Efficient High Perfor*mance Processors. Springer, 2018.
- [41] J. Haj-Yahya, E. Rotem, A. Mendelson, and A. Chattopadhyay, "A Comprehensive Evaluation of Power Delivery Schemes for Modern Microprocessors," in ISQED, 2019.
- [42] J. Haj-Yahya, Y. Sazeides, M. Alser, E. Rotem, and O. Mutlu, "Techniques for Reducing the Connected-Standby Energy Consumption of Mobile Devices," in HPCA, 2020.
- [43] J. Haj-Yihia, "Connected Standby Sleep State," US Patent 8,458,503. Jun. 4 2013.
- [44] J. Haj-Yihia, Y. B. Asher, E. Rotem, A. Yasin, and R. Ginosar, "Compiler-directed Power Management for Superscalars," TACO, 2015.
- [45] J. Haj-Yihia, A. Yasin, Y. B. Asher, and A. Mendelson, "Fine-grain Power Breakdown of Modern Out-of-order Cores and its Implications on Skylake-based Systems," TACO, 2016.
- [46] J. Haj-Yihia, A. Yasin, and Y. Ben-Asher, "DOEE: Dynamic Optimization Framework for Better Energy Efficiency," in *HiPC*, 2015.
- [47] H. F. Hamann, A. Weger, J. A. Lacey, Z. Hu, P. Bose, E. Cohen, and J. Wakil, "Hotspot-limited Microprocessors: Direct Temperature and Power Distribution Measurements," JSSC, 2006.

- [48] P. Hammarlund, A. J. Martinez, A. A. Bajwa, D. L. Hill, E. Hallnor, H. Jiang, M. Dixon, M. Derr, M. Hunsaker, R. Kumar et al., "Haswell: The Fourth-generation Intel Core Processor," *IEEE Micro*, 2014.
- [49] P. Hazucha, G. Schrom, J. Hahn, B. A. Bloechel, P. Hack, G. E. Dermer, S. Narendra, D. Gardner, T. Karnik, V. De et al., "A 233-MHz 80%-87% Efficient Four-phase DC-DC Converter Utilizing Air-core Inductors on Package," JSSC, 2005.
- [50] M. Huang, Y. Lu, S.-W. Sin, U. Seng-Pan, and R. P. Martins, "A Fully Integrated Digital LDO with Coarse–fine-tuning and Burst-mode Operation," TCAS II, 2016.
- [51] S. Huang, M. Lang, S. Pakin, and S. Fu, "Measurement and Characterization of Haswell Power and Energy Consumption," in *E2SC*, 2015.
- [52] W. Huang, J. A. A. Qahouq, and Z. Dang, "CCM-DCM Power-multiplexed Control Scheme for Single-inductor Multiple-output DC-DC Power Converter with no Cross Regulation," IAS, 2016.
- [53] W. Huang, C. Lefurgy, W. Kuk, A. Buyuktosunoglu, M. Floyd, K. Rajamani, M. Allen-Ware, and B. Brock, "Accurate Fine-grained Processor Power Proxies," in ISCA, 2012.
- [54] Intel, "Intel Core i7-5600U Processor," online, accessed Aug 2020, https://intel.ly/3lJXYD9.
- [55] Intel, "Intel Core i7-6600U Processor," online, accessed Aug 2020, https://intel.ly/2EPKPYz.
- [56] Intel, "Intel Core m5-6Y57 Processor," online, accessed Aug 2020, https://intel.ly/2Dm5RgV.
- [57] Intel, "Intel® Core™ i7-6700K Processor," online, accessed Aug 2020, https://intel.ly/3lCHv3T.
- [58] Intel, "Voltage Regulator-Down 11.1: Processor Power Delivery Design Guide," online, accessed Aug 2020, https://intel.ly/2YUX3pW.
- [59] Intel, "Module, Voltage Regulator and Enterprise Voltage Regulator-Down (EVRD) 11.1 Design Guidelines," 2009.
- [60] Intel, "Intel 64 and IA-32 Architectures Optimization Reference Manual," 2016.
- [61] Intel, "Icelake, 10th Generation Intel® Core™ Processor Families," https://intel.ly/3frvxpK. July 2019.
- [62] Intel, "Skylake-X, 6th Generation Intel Core X-series Processors Families," https://intel.ly/30SP8uX. July 2019.
- [63] S. Jahagirdar, V. George, I. Sodhi, and R. Wells, "Power Management of the Third Generation Intel Core Micro Architecture Formerly Codenamed Ivy Bridge," in *Hot-Chips*, 2012.
- [64] R. Jakushokas, M. Popovich, A. V. Mezhiba, S. Köse, and E. G. Fried-man, Power Distribution Networks with On-chip Decoupling Capacitors. Springer, 2010.
- [65] JEDEC, "Low Power Double Data Rate 3 (LPDDR3)," Standard No. JESD209-3B, 2013.
- [66] J. Jiao, M. M. Tseng, Q. Ma, and Y. Zou, "Generic bill-of-materials-and-operations for High-variety Production Management," Concurrent Engineering, 2000.
- [67] D. Kanter, "Haswell FIVR Extends Battery Life," Microprocessor Report, The Linley Group, 2013.
- [68] M. K. Kazimierczuk, Pulse-width Modulated DC-DC Power Converters. John Wiley & Sons, 2015.
- [69] Keysight, "IntKeysight N6705B DC Power Analyzer," online, accessed June 2019, https://bit.ly/2MZ9Hhv.
- [70] Keysight, "IntKeysight Source Measure Units Power Modules," online, accessed June 2019, https://bit.ly/38kkStt.
- [71] Keysight, "Voltage Regulator Efficiency Testing Using the N6782A Source Measure Unit," online, accessed April 2020, https://community.keysight.com/thread/18983.
- [72] S. K. Khatamifard, L. Wang, W. Yu, S. Köse, and U. R. Karpuzcu, "ThermoGater: Thermally-aware On-chip Voltage Regulation," in ISCA, 2017.
- [73] W. Kim, M. S. Gupta, G.-Y. Wei, and D. Brooks, "System Level Analysis of Fast, Per-core DVFS Using On-chip Switching Regulators," in  $\mathit{ISCA}$ ,

2008.

- [74] J. Leng, Y. Zu, and V. J. Reddi, "GPU Voltage Noise: Characterization and Hierarchical Smoothing of Spatial and Temporal Voltage Noise Interference in GPU Architectures," in HPCA, 2015.
- [75] H. Li, X. Wang, J. Xu, Z. Wang, R. K. Maeda, Z. Wang, P. Yang, L. H. Duong, and Z. Wang, "Energy-efficient Power Delivery System Paradigms for Many-core Processors," *TCAD*, 2017.
- [76] H. Li, J. Xu, Z. Wang, R. K. Maeda, P. Yang, and Z. Tian, "Workload-aware Adaptive Power Delivery System Management for Many-core Processors," TCAD, 2018.
- [77] S. Li, J. H. Ahn, R. D. Strong, J. B. Brockman, D. M. Tullsen, and N. P. Jouppi, "McPAT: an Integrated Power, Area, and Timing Modeling Framework for Multicore and Manycore Architectures," in MICRO, 2009.
- [78] H. Linda, "Dynamic Intelligent Allocation and Utilization of Package Maximum Operating Current Budget," US Patent App. 13/539,411. Jan. 2 2014
- [79] K. Luria, J. Shor, M. Zelikson, and A. Lyakhov, "Dual-mode Low-dropout Regulator/power Gate with Linear and On–Off Conduction for Microprocessor Core On-die Supply Voltages in 14 nm," JSSC, 2016.
- [80] R. M. Ma, C. Forbell, S. Soe, and J. Haj-Yihia, "Maximum Current Throttling," US Patent App. 13/537,319. Jan. 2 2014.
- [81] P. Magarshack and P. G. Paulin, "System-on-chip Beyond the Nanometer Wall," in DAC, 2003.
- [82] A. Mazouz, A. Laurent, B. Pradelle, and W. Jalby, "Evaluation of CPU Frequency Transition Latency," CSRD, 2014.
- [83] P. Meinerzhagen, C. Tokunaga, A. Malavasi, V. Vaidya, A. Mendon, D. Mathaikutty, J. Kulkarni, C. Augustine, M. Cho, S. Kim et al., "An Energy-efficient Graphics Processor Featuring Fine-grain DVFS with Integrated Voltage Regulators, Execution-unit Turbo, and Retentive Sleep in 14nm Tri-gate CMOS," in ISSCC, 2018.
- [84] T. N. Miller, R. Thomas, X. Pan, and R. Teodorescu, "VRSync: Characterizing and Eliminating Synchronization-induced Voltage Emergencies in Many-core Processors," in ISCA, 2012.
- [85] R. J. Milliken, J. Silva-Martínez, and E. Sánchez-Sinencio, "Full On-chip CMOS Low-dropout Voltage Regulator," *TCAS I*, 2007.
- [86] S. Naffziger, "Integrated Power Conversion Strategies Across Laptop Server and Graphics Products," in PwrSoC, 2016.
- [87] L. W. Nagel and D. Pederson, "SPICE (Simulation Program with Integrated Circuit Emphasis)," EECS Department, University of California, Berkeley, Tech. Rep., 1973.
- [88] A. Nalamalpu, N. Kurd, A. Deval, C. Mozak, J. Douglas, A. Khanna, F. Paillet, G. Schrom, and B. Phelps, "Broadwell: A Family of IA 14nm Processors," in VLSI Circuits, 2015.
- [89] V. P. Nikolskiy, V. V. Stegailov, and V. S. Vecher, "Efficiency of the Tegra K1 and X1 Systems-on-chip for Classical Molecular Dynamics," in HPCS, 2016.
- [90] S. Pal, D. Petrisko, M. Tomei, P. Gupta, S. S. Iyer, and R. Kumar, "Architecting Waferscale Processors-A GPU Case Study," in *HPCA*, 2019.
- [91] G. Papadimitriou, A. Chatzidimitriou, and D. Gizopoulos, "Adaptive Voltage/Frequency Scaling and Core Allocation for Balanced Energy and Performance on Multicore CPUs," in HPCA, 2019.
- [92] F. Paterna and T. Š. Rosing, "Modeling and Mitigation of Extra-SoC Thermal Coupling Effects and Heat Transfer Variations in Mobile Devices," in ICCAD, 2015.
- [93] D. J. Perreault, J. Hu, J. M. Rivas, Y. Han, O. Leitermann, R. C. Pilawa-Podgurski, A. Sagneri, and C. R. Sullivan, "Opportunities and Challenges in Very High Frequency Power Conversion," in APEC, 2009.
- [94] Qualcomm Technologies, "Qualcomm Snapdragon 410E Processor Device Specification," online, accessed Aug 2020, https://bit.ly/2xsSB7m.
- [95] V. J. Reddi, M. S. Gupta, G. Holloway, G.-Y. Wei, M. D. Smith, and D. Brooks, "Voltage Emergency Prediction: Using Signatures to Reduce Operating Margins," in HPCA, 2009.
- [96] V. J. Reddi, S. Kanev, W. Kim, S. Campanoni, M. D. Smith, G.-Y. Wei, and D. Brooks, "Voltage Smoothing: Characterizing and Mitigating Voltage

- Noise in Production Processors Via Software-guided Thread scheduling," in MICRO, 2010.
- [97] E. Rotem, A. Naveh, D. Rajwan, A. Ananthakrishnan, and E. Weissmann, "Power Management Architecture of the 2nd Generation Intel Core Microarchitecture, Formerly Codenamed Sandy Bridge," in *Hot-Chips*, 2011.
- [98] E. Rotem, "Intel Architecture, Code Name Skylake Deep Dive: A New Architecture to Manage Power Performance and Energy Efficiency," in Intel Developer Forum, 2015.
- [99] E. Rotem, R. Ginosar, A. Mendelson, and U. C. Weiser, "Power and Ther-mal Constraints of Modern System-on-Chip Computer," in THERMINIC, 2013.
- [100] E. Rotem, A. Mendelson, R. Ginosar, and U. Weiser, "Multiple Clock and Voltage Domains for Chip Multi Processors," in *MICRO*, 2009.
- [101] E. Rotem, A. Naveh, A. Ananthakrishnan, E. Weissmann, and D. Rajwan, "Power-management Architecture of the Intel Microarchitecture Codenamed Sandy Bridge," *IEEE Micro*, 2012.
- [102] E. Rotem, N. Rosenzweig, D. Rajwan, N. Shulman, G. Leibovich, T. Ziv, A. Gabai, J. P. Rodriguez, and J. A. Carlson, "System Maximum Current Protection," US Patent 9,477,243. Oct. 25 2016.
- [103] S. Rusu, H. Muljono, D. Ayers, S. Tam, W. Chen, A. Martin, S. Li, S. Vora, R. Varada, and E. Wang, "5.4 Ivytown: A 22nm 15-Core Enterprise Xeon® Processor Family," in ISSCC, 2014.
- [104] SAFARI Research Group, "PDNspot GitHub Repository," https://github.com/CMU-SAFARI/PDNspot.
- [105] R. Schöne, T. Ilsche, M. Bielert, A. Gocht, and D. Hackenberg, "Energy Efficiency Features of the Intel Skylake-SP Processor and Their Impact on Performance," arXiv, 2019.
- [106] R. Schöne, D. Molka, and M. Werner, "Wake-up Latencies for Processor Idle States on Current x86 Processors," CSRD, 2015.
- [107] N. Shaker, M. Shaker, and J. Togelius, "Evolving Playable Content for Cut the Rope Through a Simulation-based Approach," in *AIIDE*, 2013.
- [108] M. Shevgoor, J.-S. Kim, N. Chatterjee, R. Balasubramonian, A. Davis, and A. N. Udipi, "Quantifying the Relationship Between the Power Delivery Network and Architectural Policies in a 3D-stacked Memory Device," in MICRO, 2013.
- [109] C. Shi, B. C. Walker, E. Zeisel, B. Hu, and G. H. McAllister, "A Highly Integrated Power Management IC for Advanced Mobile Applications," JSSC, 2007.
- [110] J. J. Shrall, S. H. Gunther, K. V. Sistla, R. D. Wells, and S. M. Conrad, "Controlling Configurable Peak Performance Limits of a Processor," US Patent 9,671,854. Jun. 6 2017.
- [111] T. Singh, S. Rangarajan, D. John, C. Henrion, S. Southard, H. McIntyre, A. Novak, S. Kosonocky, R. Jotwani, A. Schaefer et al., "3.2 Zen: A Next-Generation High-Performance × 86 Core," in ISSCC, 2017.
- [112] T. Singh, A. Schaefer, S. Rangarajan, D. John, C. Henrion, R. Schreiber, M. Rodriguez, S. Kosonocky, S. Naffziger, and A. Novak, "Zen: An Energy-Efficient High-Performance – x86 Core," JSSC, 2018.
- [113] A. A. Sinkar, H. R. Ghasemi, M. J. Schulte, U. R. Karpuzcu, and N. S. Kim, "Low-cost Per-core Voltage Domain Support for Power-constrained High-performance Processors," TVLSI, 2013.
- [114] Standard Performance Evaluation Corporation, "SPEC," online, accessed March 2018, www.spec.org.
- [115] K. Swaminathan, N. Chandramoorthy, C.-Y. Cher, R. Bertran, A. Buyuk-tosunoglu, and P. Bose, "Bravo: Balanced Reliability-aware Voltage Optimization," in HPCA, 2017.
- [116] M. Swaminathan and E. Engin, Power Integrity Modeling and Design for Semiconductors and Systems. Pearson Education, 2007.
- [117] S. M. Tam, H. Muljono, M. Huang, S. Iyer, K. Royneogi, N. Satti, R. Qureshi, W. Chen, T. Wang, H. Hsieh et al., "SkyLake-SP: A 14nm 28-Core Xeon® Processor," in ISSCC, 2018.
- [118] Texas Instruments, "DC to DC switching regulators," online, accessed March 2018, https://bit.ly/32T8zTE.
- [119] R. Thomas, K. Barber, N. Sedaghati, L. Zhou, and R. Teodorescu, "Core Tunneling: Variation-aware Voltage Noise Mitigation in GPUs," in HPCA,

- 2016.
- [120] Z. Toprak-Deniz, M. Sperling, J. Bulzacchelli, G. Still, R. Kruse, S. Kim, D. Boerstler, T. Gloekler, R. Robertazzi, K. Stawiasz et al., "5.2 Distributed System of Digitally Controlled Microregulators Enabling Per-core DVFS for the POWER8 Microprocessor," in ISSCC, 2014.
- [121] S. Tu, "Atom-x5/x7 series processor, codenamed cherry trail," in *Hot-Chips*, 2015.
- [122] H. Usui, L. Subramanian, K. K.-W. Chang, and O. Mutlu, "DASH: Deadline-Aware High-Performance Memory Scheduler for Heterogeneous Systems with Hardware Accelerators," TACO, 2016.
- [123] I. Vaisband and E. G. Friedman, "Heterogeneous Methodology for Energy Efficient Distribution of On-chip Power Supplies," TPEL, 2013.
- [124] Vantage, "3DMARK," online, accessed March 2018, http://www.futuremark.com/benchmarks/3dmarkvantage.
- [125] A. Varma, B. Bowhill, J. Crop, C. Gough, B. Griffith, D. Kingsley, and K. Sistla, "Power Management in the Intel Xeon E5 v3," in ISLPED, 2015.
- [126] V. Vogman, "Method and Apparatus for Precision CPU Maximum Power Detection," US Patent 9,874,927. Jan. 23 2018.
- [127] X. Wang, J. Xu, Z. Wang, K. J. Chen, X. Wu, Z. Wang, P. Yang, and L. H. Duong, "An Analytical Study of Power Delivery Systems for Many-core Processors Using On-chip and Off-chip Voltage Regulators," TCAD, 2015.
- [128] Webkit, "Sunspider Javascript Benchmark," online, accessed April 2020, http://www.webkit.org/perf/sunspider/sunspider.html.
- [129] Wikichip, "Skylake (client) Microarchitectures Intel," online, accessed March 2018, https://bit.ly/2XJAdS4.
- [130] Wikipedia, "7th Generation Intel Core Processor Family (Kaby Lake)," online, accessed March 2018, https://en.wikipedia.org/wiki/Kaby\_Lake.
- [131] Wikipedia, "8th and 9th Generation Intel Core Processor Family (Coffee Lake)," online, accessed August 2020, https://en.wikipedia.org/wiki/Coffee\_Lake.
- [132] Wikipedia, "Configurable TDP," online, accessed March 2018, https://en.wikipedia.org/wiki/Thermal\_design\_power.
- [133] Wikipedia, "HandBrake," online, accessed April 2020, https://en.wikipedia.org/wiki/HandBrake.
- [134] Wikipedia, "Power management integrated circuit (PMIC)," online, accessed March 2018, https://bit.ly/3ic2qbU.
- [135] S. Wright, R. Polastre, H. Gan, L. Buchwalter, R. Horton, P. Andry, E. Sprogis, C. Patel, C. Tsang, J. Knickerbocker et al., "Characterization of Micro-bump C4 Interconnects for Si-carrier SOP Applications," in ECTC 2006
- [136] Q. Xie, M. J. Dousti, and M. Pedram, "Therminator: a Thermal Simulator for Smartphones Producing Accurate Chip and Skin temperature Maps," in *ISLPED*, 2014.
- [137] G. Yan, Y. Li, Y. Han, X. Li, M. Guo, and X. Liang, "AgileRegulator: A Hybrid Voltage Regulator Scheme Redeeming Dark Silicon for Power Efficiency in a Multicore Architecture," in HPCA, 2012.
- [138] G. Yan, X. Liang, Y. Han, and X. Li, "Leveraging the Core-level Complementary Effects of PVT Variations to Reduce Timing Emergencies in Multi-core Processors," in ISCA, 2010.
- [139] A. Yasin, N. Rosenzweig, E. Weissmann, and E. Rotem, "Performance Scalability Prediction," US Patent 9,829,957. Nov. 28 2017.
- [140] H. Zhang, P. V. Rengasamy, S. Zhao, N. C. Nachiappan, A. Sivasubramaniam, M. T. Kandemir, R. Iyer, and C. R. Das, "Race-to-sleep+ Content Caching+ Display Caching: a Recipe for Energy-efficient Video Streaming on Handhelds," in ISCA, 2017.
- [141] R. Zhang, K. Wang, B. H. Meyer, M. R. Stan, and K. Skadron, "Architecture Implications of Pads as a Scarce Resource," in *ISCA*, 2014.
- [142] A. Zou, J. Leng, X. He, Y. Zu, C. D. Gill, V. J. Reddi, and X. Zhang, "Voltage-Stacked GPUs: A Control Theory Driven Cross-Layer Solution for Practical Voltage Stacking in GPUs," in MICRO, 2018.
- [143] A. Zou, J. Leng, Y. Zu, T. Tong, V. J. Reddi, D. Brooks, G.-Y. Wei, and X. Zhang, "Ivory: Early-stage Design Space Exploration Tool for Integrated Voltage Regulators," in DAC, 2017.