### MM 11

• [Cc] = Clock Cycle

• [Sec] = Seconds

• [Ins] = Instructions

• [P] = Program

• [Mips] = Million instructions per second

• 1[Ghz] =  $10^9$ [1/sec]

• 1[ns] =  $10^{-9}$ [sec]

## Question 1

Figure 1.16, in section 1.7 - The Power Wall, displays the frequency and power as from 1982 and until 2012 (8 generations of Intel processors).

Note that until 2004 there was a steady increase in frequency and power.

- 1. What is the reason for the decline in power starting at 2004?
- 2. Until 2004 both power and frequency had increased, however frequency growth rate was much faster. What was the reason for the difference?
- 3. What factors may influence processors frequency?

## <u>Answer</u>

 A key factor for enhancing processors performance was the increment of transistors per chip. The growing number of transistors allowed processors designers to introduce new complex and advanced architectures, which yield faster execution times.

With the growing number of transistors, the power consumption increased as well. The High power consumption exposed a basic flaw in the processor substance, which is the meltdown of silicon under high temperatures.

As long as processors designers were able to cope with the increasing power consumption, processors performance steadily improved. However, 2004 was the first year were the new designs failed to yield substantial performance improvements, due to the high thresholds of power consumption.

In essence, 2004 was the year were processor designers had hit the "Power Wall". Meaning, they failed to successfully design efficient processor with new, higher, thresholds of power consumption.

- 2. Technological improvements continuously lowered the voltage thresholds in processors architects. Since low voltage requires less power, the general raise in power was restrained.
- High frequency rises power consumption, which then yields more hit.
   Therefore higher frequency will mandate more cooling. Thus,
   frequency is bound by cooling measures capacity.
  - Advancements in optimization techniques may introduce more complex architectures, which requires longer cycles. Since frequency is directly correlated to cycle time, it may be affected by this.

Let P1, P2 be two processors with the same instruction set.

Their instruction set is partitioned into 4 different groups, A, B, C and D. We know:

|    | Clock Rate | A CPI | В СРІ | C CPI | D CPI |
|----|------------|-------|-------|-------|-------|
| P1 | 1.2GHz     | 1     | 2     | 2     | 3     |
| P2 | 1.5GHz     | 2     | 4     | 2     | 3     |

- 1. In the sense of instructions per second, what is the fastest series of instruction for P1 and P2 possible?
- 2. Let T be some arbitrary program, comprised of instruction from A,B,C,D.

Say that the groups of instructions in T from B, C and D are equally represented, and the group of instructions in T from A is double the size of the others.

Which processor will run T faster? What is the MIPS rate?

3. Let V be some arbitrary program, comprised of instruction from A,B,C,D. Say that the groups of instructions in V from A, B and C are equally represented, and the group of instructions in T from D is double the size of the others.

Which processor will run V faster? What is the MIPS rate?

# <u>Answer</u>

1. MIPS (million instruction per second) is given by:

$$MIPS = \frac{Clock\ Rate}{CPI \times 10^6} \tag{1}$$

Group A has the lowest CPI for P1, therefore executing instruction of group A will yield the highest MIPS for P1, which is:  $\frac{1.2\times10^9}{1\times10^6}=$  1200 MIPS.

Similarly, taking the lowest CPI value for P2 (e.g C CPI), we have:  $\frac{1.5\times10^9}{2\times10^6}=$  750 MIPS.

Therefore, P1 is faster than P2 in MIPS metric.

2. Denote T the set of instructions from T, and:

$$A_T = \{x \in T \mid x \in \mathsf{A} \ \}$$
 .  $B_T = \{x \in T \mid x \in \mathsf{B} \ \}$  .

$$C_T = \{x \in T \mid x \in C \}.$$

$$D_T = \{x \in T \mid x \in D \}.$$

Execution Time = Instruction Count x CPI / Clock Rate.

P1 Execution Time =  $(|A_T| \times 1 + |B_T| \times 2 + |C_T| \times 2 + |D_T| \times 3)$  / 1.2 GHz

= 
$$\frac{(9 \times |D_T|)}{1.2 GHz} = 7.5 \times 10^{-9} \times |D_T|$$
.

P2 Execution Time =  $(|A_T| \times 2 + |B_T| \times 4 + |C_T| \times 2 + |D_T| \times 3)$  / 1.5 GHz =  $\frac{(13 \times |D_T|)}{1.5 GHz} = 8\frac{2}{3} \times 10^{-9} \times |D_T|$ .

Therefore P1 runs T faster then P2.

Acceleration rate =  $\frac{P2~Execution~Time}{P1~Execution~Time} = \frac{8\frac{2}{3}}{7.5} \cong 1.1555$ .

3. Denote V the set of instructions from V, and:

$$A_V = \{x \in V \mid x \in A \}.$$

$$B_V = \{x \in V \mid x \in \mathsf{B} \}.$$

$$C_V = \{x \in V \mid x \in C \}.$$

$$D_V = \{x \in V \mid x \in D \}.$$

P1 Execution Time = 
$$(|A_V| imes 1 + |B_V| imes 2 + |C_V| imes 2 + |D_V| imes 3)$$
 / 1.2 GHz

= 
$$\frac{(11 \times |A_V|)}{1.2 GHz} = 9\frac{1}{6} \times 10^{-9} \times |A_V|$$

P2 Execution Time = 
$$(|A_V| imes 2 + |B_V| imes 4 + |C_V| imes 2 + |D_V| imes 3)$$
 / 1.5 GHz

= 
$$\frac{(14 \times |A_V|)}{1.5 GHz}$$
 =  $9\frac{1}{3} \times 10^{-9} \times |A_V|$ 

Therefore P1 runs V faster than P2.

Acceleration rate = 
$$\frac{P2~Execution~Time}{P1~Execution~Time} = \frac{9\frac{2}{3}}{9\frac{1}{3}} \cong 1.035$$
.

P1 and P2 are to processors running some program T. The instructions are partitioned to groups A,B,C,D.

P1 clock rate is 3.5GHz.

P2 clock rate is 4.0GHz.

For the program T, and A,B,C,D instructions, we have:

| P1        | A   | В   | С   | D  |
|-----------|-----|-----|-----|----|
| CPI       | 2   | 3   | 3   | 5  |
| Frequency | 45% | 25% | 25% | %5 |

| P2        | A   | В   | С   | D  |
|-----------|-----|-----|-----|----|
| CPI       | 2   | 2   | 4   | 5  |
| Frequency | 45% | 25% | 25% | %5 |

- 1. What is the CPI of each processor?
- 2. What is the MIPS of each processor?
- 3. How much faster is P2 compared to P1?
- 4. What is the CPI of P1new?
- 5. How much faster is P1new compared to P1?
- 6. If we would have managed to combine the improved hardware and new compiler, how much faster will be the new processor compared to P1?

## <u>Answer</u>

1. The average CPI is given by the taking the proportional CPI of each instruction group.

P1 CPI = 
$$2 \times 0.45 + 3 \times 0.25 + 3 \times 0.25 + 5 \times 0.05 = 2.65$$
[Cc/Ins].

P2 CPI = 
$$2 \times 0.45 + 2 \times 0.25 + 4 \times 0.25 + 5 \times 0.05 = 2.65$$
[Cc/Ins].

2. Instructions per second is given by: IPC x Clock Rate.

P1\_MIPS = 
$$\frac{Clock\ Rate}{CPI imes10^6}=\frac{3.5GHz}{2.65 imes10^9}\cong 1.3207MIPS$$
 .

P2\_MIPS = 
$$\frac{Clock\ Rate}{CPI imes10^6}=\frac{4.0GHz}{2.65 imes10^9}\cong 1.5094MIPS$$
 .

- 3. Since P1 and P2 have the same CPI values, we can deduce the result by considering the MIPS values alone. Then, P2 is  $\frac{4}{3.5}\cong 1.1428$  times faster than P1.
- 4. We have changed the proportions of instructions executed from A,B,C,D.

In total, we have decreased the amount of instructions to 84.75%. And the new proportional amounts are:

| Inst. | Calc          | New Group Freq |
|-------|---------------|----------------|
| А     | 0.9x45/84.75  | 0.4778         |
| В     | 0.8x25/84.75  | 0.2359         |
| С     | 0.85x25/84.75 | 0.2507         |
| D     | 0.6x5/84.75   | 0.0353         |

Then, P1New CPI is

$$0.4778 \times 2 + 0.2359 \times 3 + 0.2507 \times 3 + 0.0353 \times 5 = 2.5919 \texttt{[Cc/Ins]}\text{.}$$

5. In general, Execution Time = Instruction Count x CPI / Clock Rate.

If  $L = Instructions \ Executed \ by \ P1$ , then:

P1 Time = 
$$|L| imes 2.65 imes rac{1}{3.5 GHz}$$
 .

P1New Time = 
$$|L| \cdot rac{84.75}{100} imes 2.5919 imes rac{1}{3.5 GHz}$$
 .

Therefore P1New is  $\frac{2.65}{0.8475\times 2.5915}=1.206$  times faster than P1.

6. The average CPI of P2New may be different. We find it first.

$$0.4778 \times 2 + 0.2359 \times 2 + 0.2507 \times 4 + 0.0353 \times 5 = 2.6067 \texttt{[Cc/Ins]}.$$

Then the new execution time is:

$$|L|\cdotrac{84.75}{100} imes2.6067 imesrac{1}{3.5GHz}$$
 .

And P2New is  $\frac{2.65}{0.8475 \times 2.6067} = 1.199$  times faster than P1.

- 1. Explain sign extension.
- 2. Represent 8574 in 2,4,8,16 bases. Then perform negation in two's complement in 15 bits.
- 3. What operations are required to preform division by 32 of a 16 bits number in two's complement form?

#### <u>Answer</u>

1. For a given binary number, a sign extension is the operation of extending the number of bits, while preserving the sign and value.

For example, the 4 bits binary numbers are limited to 16 values.

If 0110 is a 4 bits binary number, a sign extension to 8 bits will add 4 new bits, while preserving its sign and value, with respect to the binary form (e.g two's complement).

- 2. To find the binary form of a positive number n.
  - o Take mod 2
  - o Divide by 2, and round down.
  - o repeat.

```
8574 \equiv 0 \ mod(2)
```

 $4287 \equiv 1 \ mod(2)$ 

 $2143 \equiv 1 \mod(2)$ 

. . .

 $2 \equiv 0 \ mod(2)$ 

 $1 \equiv 1 \bmod(2)$ 

8574 = b10000101111110.

 $8574 = 0 \times 217E$ .

8574 = (base 4)b2011332.

8574 = (base 8)b20676.

With 15 bits, 8745=b010000101111110.

3. For  $\boldsymbol{x}$  a 16 bits binary number in two's-complement form.

Here is a pseudo code for dividing x by 16.

```
divide_by_16(x) {
    if (x ^ b1000000000000000)
        if (x equals b1111111111111111))
        return 0

        shift x bits to the left 4 places. pad with ones.
        x |= b1000000000000000
    else
        shift x bits to the right 4 places. pad with zeros.

return x
}
```

4. For two's complement, both for subtraction, addition and multiplication the arithmetic operations don't differ between signed and unsigned integers.

This unique characteristic simplifies systems design and implementation, and thus a key factor choosing two's complement form above others.