# Final Project: Two-Stage Single-Ended CMOS Operational Amplifier

ECE 422

Jose Manuel Lopez Alcala and Victor Garcia Flores

## **Problem Statement**

The task at hand is to design a two-stage single-ended CMOS op amp with Miller compensation and a minimum channel length of  $0.18~\mu m$ . The constraints for this project are expressed in Table 1.

| <b>Load Capacitances</b> | 5 <i>pF</i>                    |
|--------------------------|--------------------------------|
| Power Supply             | $V_{dd} = 0.9V, V_{ss} = -0.9$ |
| Open Loop Gain           | ≥ 65 <i>dB</i>                 |
| Phase Margin             | $\geq 60^{o}$                  |
| Unity Frequency<br>Gain  | ≥ 12 <i>MHz</i>                |

Table 1: Design parameters for the two-stage amplifier.

After having designed and simulated the two-stage amplifier, one was also tasked with determining the input common-mode range  $V_{ic,min}$  and  $V_{ic,max}$ , and the output voltage swing  $V_{o,min}$  and  $V_{o,max}$ .

## **Assumptions**

Assumptions include the following:

- AD = AS =  $0.6 \,\mu m \times W$ , where W is the width in  $\mu m$ .
- PD = PS = 1.2  $\mu m + 2W$ , where W is the width in  $\mu m$ .
- $\bullet \quad \lambda = 0.25$
- $V_{BS} = 0$ , thus making  $V_{th,N} = V_{th0,N}$  and  $V_{th,P} = V_{th0,P}$
- Saturation is the desired region of operation for each MOSFET.

# **Design Procedure**



Figure 1. Amplifier Layout

#### **DC Biasing**

The first step is to set a reference current that allows the ideal operation of the circuit. Setting this current will set the bias voltage for the upper MOSFETs for the first and second stage. The bias voltage is dictated by the current through M8 and R\_ref resistor. To determine the resistance, we start by finding  $V_{GS}$  of M8 using equation 2. By finding  $V_{GS}$ , the voltage drop across the leftmost diode-tied MOSFET, one will be able to use KVL to solve for the unknown resistance. Our desired current through M8 is 20uA and with our calculated R\_ref resistance is ~63.89k ohms; this gives us a voltage of about 0.38V at the gates of M5 and M7. In the simulation, these values are appropriate to set M8, M5, and M7 in saturation. Here, we approached the design with an experimental (W/L) to begin our calculations. From this calculation, the rest of the currents are derived from the current through M8. One key thing to keep in mind while setting the (W/L) for the rest of the MOSFETs is the following equation:  $\frac{I_{M7}}{I_{MS}} = \frac{\binom{W}{L}_{MS}}{\binom{W}{L}_{MS}} = \frac{\binom{W}{L}_{MS}}{2*\binom{W}{L}_{MS}}$ . This last equation will assure that the drains of M3 and M4 will be the same otherwise, there will be an offset in currents. All of the values were run through a spreadsheet that would expedite the calculation process and output the values faster.

## **Open Loop Gain**

To be able to find open-loop gain, we must first determine gm1, gm6, rds4, rds2, rds7, and rds6. These values are dependant on their respective large-signal currents. We calculated these values using equations 4 and 5. The overall gain is calculated by this equation:

$$A_v = -gm_1gm_6(rds_2 | rds_4)(rds_6 | rds_7)$$
.

#### **Unity Gain Frequency**

The unity gain frequency is determined using the dominant pole, P1, and gain of the system. P1 is calculated using the following equation:  $P_1 = \frac{1}{C_1R_1 + C_2R_2 + C_c(R_1R_2 + gm_2R_1R_2)} \text{ where } C_2 = C_{gd,7} + C_{db,7} + C_{db,6} + C_{load} , C_1 = C_{gs,6} + C_{gd,4} + C_{db,4} + C_{db,2} + C_{gd,2} , \text{ and } C_C \text{ is defined by us for compensation.}$ 

## **Phase Margin**

As one may recall, the phase margin plays a role in the stability of a system. In this implementation, the phase margin is determined by simulation after having obtained the open-loop bode plots. If a different approach is taken, one must already know the unity gain frequency to proceed. As defined by Razavi in page 416 of his textbook *Design of Analog CMOS Integrated Circuits*, "[unity gain] must drop to unity before [it] crosses – 180° " (2014). To perform this operation, one will take the angle of each pole by performing the following arithmetic:

Want 
$$\langle T(j\omega) \rangle$$
 to be greater than -180,

$$\langle T(j\omega) = - tan^{-1}(\frac{wu}{p1}) - tan^{-1}(\frac{wu}{p2})$$

\*Note: we know that p1  $\sim 7.144 \times 10^5 \ Hz$ , p2  $\sim 3.1911 \times 10^6 \ Hz$ , and  $w_u = 1.568 \times 10^9 \ Hz$ 

$$PM = 180 + \langle T(j\omega) = 180 - (89.97 + 89.8834) = 0.1426 \text{ degrees}$$

This value differs from the simulation result, which is depicted in Figure 3 of the Appendix. Although the calculation is off, the simulation meets the parameter of the P.M. being greater than 60 degrees.

#### **Simulation Results & Discussion**

The simulation results can be viewed in Figure 3. The following table compares our op-amp's performance with the requirements.

|                         | Requirement     | Actual    |
|-------------------------|-----------------|-----------|
| Open Loop Gain          | ≥ 65 <i>dB</i>  | 71.025 dB |
| Phase Margin            | $\geq 60^{o}$   | 173.14    |
| Unity Frequency<br>Gain | ≥ 12 <i>MHz</i> | 41.305MHz |

It is clear that the op-amp's performance is adequate for the requirements as established by the assignment. For the gain, we are above the minimum by 6.025, for the phase margin we are above the minimum by 113.14 degrees, and for the unity frequency gain we were above the minimum by about 29MHz. Although the actual characteristics of the op-amp are good, they do not match the calculations that we ran on our spreadsheet. We don't understand why this is the case as we ran our calculations very carefully and many times to assure that our values would be correct. Also, our Cc compensation was not very necessary, as the output was very good even without the capacitor. This again is directly related to the fact the results do not match our calculations.

#### **Conclusions**

The two-stage single-ended CMOS op-amp with Miller compensation designed required a handful of assumptions and fundamental grasp of the course. The knowledge required to assemble it ranged from a fundamental understanding of small-signal analysis and large-signal analysis to frequency response behavior. The largest issue encountered was getting the op-amp to perform closer to the parameters that were set. Although it didn't meet this team's design goals, it did meet instructor parameters. Open-loop gain, unity gain frequency, and phase margin restraints were successfully met. To improve this design, one would need to address calculations and assumptions that may be inaccurate. Given more time, we would be able to address these discrepancies and be able to design a better op-amp.

# **Appendix**

Equations used for the design:

(1) 
$$I_{DS} = \frac{K_n W}{2L} (V_{GS} - V_{TH})^2 (1 + \lambda V_{DS})$$

(2) 
$$V_{GS} = \sqrt{\frac{2I_D}{K_n(\frac{W}{L})}} + V_{TH}$$
  
(3)  $V_{ov} = \sqrt{\frac{2I_D}{K_n(\frac{W}{L})}}$ 

(3) 
$$V_{ov} = \sqrt{\frac{2I_D}{K_n(\frac{W}{L})}}$$

(4) 
$$g_{m,sat} = \sqrt{\frac{2K_nWI_{Ds}}{L}}$$
  
(5)  $r_{ds} = \frac{1}{\lambda \times I_{DS}}$ 

$$(5) \quad r_{ds} = \frac{1}{\lambda \times I_{DS}}$$

Table 2 of Capacitances for a FET:

|            | Saturation                          |
|------------|-------------------------------------|
| $C_{GD} =$ | $C_{OV} * W$                        |
| $C_{GS} =$ | $\frac{W*L*C_{OX}*2}{3} + C_{OV}*W$ |

| $C_{GB} =$ | 0                                                         |
|------------|-----------------------------------------------------------|
| $C_{SB} =$ | $C_{SB} = EWC_j + 2(W + E)C_{jsw}$<br>Note:Bias dependant |
| $C_{DB} =$ | $C_{SB} = EWC_j + 2(W + E)C_{jsw}$<br>Note:Bias dependant |

Table 3 of Calculated Values for MOSFETS:



Figure 3. Simulation Output of the Designed Op-Amp

