[Date]

# [Project 1]

[Spartan6 - DSP48A1]



**Mohamed Lotfy** 

## 1.DSP48A1 Block:



# 2. Internal Design:



# 3. Verilog Code:

• Small Module:

```
module Reg_Mux (sel,in,clk,enable,rst,out);
parameter width = 1;
parameter RSTTYPE = "ASYNC";
input [width-1:0] in;
input sel,clk,rst,enable;
output [width-1:0] out;
reg [width-1:0] out_reg;
generate
    if(RSTTYPE == "SYNC" )begin
      always @(posedge clk) begin
          if(rst)begin
          out_reg <=0;
        else if(enable)begin
            out_reg <= in;
        end
    else if(RSTTYPE == "ASYNC")begin
      always @(posedge clk , posedge rst) begin
        if(rst)begin
          out_reg <=0;</pre>
        else if(enable) begin
          out_reg <= in;</pre>
endgenerate
assign out = (sel==1)?out_reg:in;
endmodule
```

#### RTL Code:

```
module DSP48A1 (A,B,C,D,CARRYIN,M,P,CARRYOUT,CARRYOUTF,CLK,OPMODE,
CEA, CEB, CEC, CED, CECARYIN, CEM, CEOPMODE, CEP, RSTA, RSTB, RSTC, RSTD
,RSTM,RSTCARRYIN,RSTOPMODE,RSTP,PCIN,BCIN,BCOUT,PCOUT);
// DEFINE PARAMETERS
parameter A0REG =0;
parameter A1REG =1;
parameter BOREG =0;
parameter B1REG =1;
parameter CREG =1;
parameter DREG =1;
parameter MREG =1;
parameter PREG =1;
parameter CARRYINREG =1;
parameter CARRYOUTREG =1;
parameter OPMODEREG =1;
parameter CARRYINSEL ="OPMODE5";
parameter B_INPUT ="DIRECT";
parameter RSTTYPE ="SYNC";
// DEFINE INPUTS
input [17:0] A,B,D,BCIN;
input [47:0] C,PCIN;
input [7:0] OPMODE;
input
CLK,CARRYIN,RSTA,RSTB,RSTC,RSTD,RSTM,RSTCARRYIN,RSTOPMODE,RSTP,CEA,CEB,CEC,CED,CECARYIN,CEM,C
EOPMODE, CEP;
// DEFINE OUTPUTS
output [17:0] BCOUT;
output [47:0] PCOUT,P;
output [35:0] M;
output CARRYOUT, CARRYOUTF;
// DEFINE INTERNAL WIRES
wire [17:0] A0_out,A1_out,B_out,B0_out,B1_out,D_out,Adder1_out,Adder1_mux_out;
wire [47:0] C_out,x_out,z_out,Adder_2_out,P_out;
wire [7:0] OPMODE_reg;
wire [35:0] mull_out,M_reg;
wire cout_ADDER,CI_reg,CI_mux,CARRYOUT_reg;
// INSTANTIATIONS
// A REG INSTANTIATION
Reg_Mux #(.width(18),.RSTTYPE(RSTTYPE)) A0_REG(A0REG,A,CLK,CEA,RSTA,A0_out);
Reg_Mux #(.width(18),.RSTTYPE(RSTTYPE)) A1_REG(A1REG,A0_out,CLK,CEA,RSTA,A1_out);
// B REG INSTANTIATION
Reg_Mux #(.width(18),.RSTTYPE(RSTTYPE)) B0_REG(B0REG,B_out,CLK,CEB,RSTB,B0_out);
Reg_Mux #(.width(18),.RSTTYPE(RSTTYPE)) B1_REG(B1REG,Adder1_mux_out,CLK,CEB,RSTB,B1_out);
// C REG INSTANTIATION
Reg_Mux #(.width(48),.RSTTYPE(RSTTYPE)) C_REG(CREG,C,CLK,CEC,RSTC,C_out);
// D REG INSTANTIATION
Reg_Mux #(.width(18),.RSTTYPE(RSTTYPE)) D_REG(DREG,D,CLK,CED,RSTD,D_out);
```

```
// M REG INSTANTIATION
Reg_Mux #(.width(36),.RSTTYPE(RSTTYPE)) M_REG(MREG,mull_out,CLK,CEM,RSTM,M_reg);
// CYI INSTANTIATION
Reg Mux #(.width(1),.RSTTYPE(RSTTYPE))
CYI REG(CARRYINREG,CI mux,CLK,CECARYIN,RSTCARRYIN,CI reg);
// CYO INSTANTATION
Reg Mux #(.width(1),.RSTTYPE(RSTTYPE))
CYO REG(CARRYOUTREG, cout ADDER, CLK, CECARYIN, RSTCARRYIN, CARRYOUT reg);
// P REG INSTANTIATION
Reg Mux #(.width(48),.RSTTYPE(RSTTYPE)) P REG(PREG,Adder 2 out,CLK,CEP,RSTP,P out);
// OPMODE REG INSTANTIATION
Reg Mux #(.width(8),.RSTTYPE(RSTTYPE))
OPMODE REG(OPMODEREG,OPMODE,CLK,CEOPMODE,RSTOPMODE,OPMODE reg);
   // SELECT THE INPUT OF B
   assign B out =(B INPUT=="DIRECT")?B:(B INPUT=="CASCADE")?BCIN:0;
   // SELECT BETWEEN ADDATION & SUBTRACTION OPERATIONS AT THE FIRST ADDER
   assign Adder1 out =(OPMODE reg[6]==1)?D out - B0 out:D out + B0 out;
   // SELECT THE OUTPUT OF THE MUX WHICH IS INFRONT OF THE FIRST ADDER
   assign Adder1 mux out = (OPMODE reg[4]==1)?Adder1 out:B0 out;
   // MULTIPLICATION
   assign mull out = B1 out * A1 out;
   // SELECT THE OUTPUT OF MUX (X)
    assign x out=
(OPMODE reg[1:0]==0)?48'b0:(OPMODE reg[1:0]==1)?{12'b0,M reg}:(OPMODE reg[1:0]==2)?P out:{D o
ut[11:0],A1 out[17:0],B1 out[17:0]};
    // SELECT THE OUTPUT OF MUX (Z)
    assign z_out=
(OPMODE reg[3:2]==0)?48'b0:(OPMODE reg[3:2]==1)?PCIN:(OPMODE reg[3:2]==2)?P out:C out;
    // SELECT CARRY IN BETWEEN OPMODE[5] AND CARRY OUT OF ANOTHER DSP
    assign CI mux=(CARRYINSEL == "OPMODE5")?OPMODE reg[5]:(CARRYINSEL ==
"CARRYIN")?CARRYIN:0;
    // SELECT BETWEEN ADDATION & SUBTRACTION OPERATIONS AT THE SECOND ADDER
   assign {cout_ADDER,Adder_2_out} = (OPMODE_reg[7]==1)?z_out - ( x_out + CI_reg ) : z_out
+ x out + CI reg;
    // ASSIGN OUTPUTS
   assign CARRYOUT = CARRYOUT reg;
   assign CARRYOUTF = CARRYOUT_reg;
   assign BCOUT =B1_out;
   assign PCOUT= P out;
   assign P = P out;
   assign M = \sim (\sim M_reg);
endmodule
```

#### Testbench Code:

```
module DSP48A1 tb ();
    // DEFINE PARAMETERS
parameter AOREG tb =0;
parameter A1REG_tb =1;
parameter B0REG_tb =0;
parameter B1REG tb =1;
parameter CREG_tb =1;
parameter DREG_tb =1;
parameter MREG_tb =1;
parameter PREG_tb =1;
parameter CARRYINREG tb =1;
parameter CARRYOUTREG_tb =1;
parameter OPMODEREG_tb =1;
parameter CARRYINSEL_tb ="OPMODE5";
parameter B_INPUT_tb ="DIRECT";
parameter RSTTYPE tb ="SYNC";
// DEFINE INPUTS
reg [17:0] A_tb,B_tb,D_tb,BCIN_tb;
reg [47:0] C_tb, PCIN_tb;
reg [7:0] OPMODE_tb;
reg CLK tb, CARRYIN tb, RSTA tb, RSTB tb, RSTC tb, RSTD tb, RSTM tb, RSTCARRYIN tb
,RSTOPMODE_tb,RSTP_tb,CEA_tb,CEB_tb,CEC_tb,CED_tb,CECARYIN_tb,CEM_tb,CEOPMODE_tb,CEP_tb;
// DEFINE INSTANTIATION optputs
wire [17:0] BCOUT_dut;
wire [47:0] PCOUT_dut,P_dut;
wire [35:0] M_dut;
wire CARRYOUT_dut,CARRYOUTF_dut;
// DEFINE EXPECTED OUTPUT
reg [17:0] BCOUT_expected;
reg [47:0] PCOUT_expected,P_expected;
reg [35:0] M_expected;
reg CARRYOUT_expected, CARRYOUTF_expected;
// MODULE INSTANTIATION
DSP48A1
DUT(A_tb,B_tb,C_tb,D_tb,CARRYIN_tb,M_dut,P_dut,CARRYOUT_dut,CARRYOUTF_dut,CLK_tb,OPMODE_tb,
CEA_tb,CEB_tb,CEC_tb,CED_tb,CECARYIN_tb,CEM_tb,CEOPMODE_tb,CEP_tb,RSTA_tb,RSTB_tb,RSTC_tb,RST
D tb
,RSTM tb,RSTCARRYIN tb,RSTOPMODE tb,RSTP tb,PCIN tb,BCIN tb,BCOUT dut,PCOUT dut);
integer i;
// CLOCK GENERATION
initial begin
    CLK_tb =0;
    forever begin
        #1 CLK_tb =~ CLK_tb;
    end
end
```

```
// DIRECTED Testbench
initial begin
    // ASSERT ALL RESET SIGNALS
    RSTA_tb = 1;
    RSTB_tb = 1;
    RSTC_tb = 1;
    RSTD_tb = 1;
    RSTM tb = 1;
    RSTCARRYIN_tb = 1;
    RSTOPMODE_tb = 1;
    RSTP_tb = 1;
    // ENABLE ALL NECESSARY CLOCK ENABLES
    CEA tb = 1;
    CEB_tb = 1;
    CEC_tb = 1;
    CED_tb = 1;
    CECARYIN_tb = 1;
    CEM tb = 1;
    CEOPMODE\_tb = 1;
    CEP_tb = 1;
    // INITIALIZE ALL INPUT SIGNALS TO ZERO
    A_{tb} = 0;
    B tb = 0;
    C_{tb} = 0;
    D_{tb} = 0;
    PCIN_tb = 0;
    BCIN_tb = 0;
    CARRYIN_tb = 0;
    OPMODE_tb = 0;
    // INITIALIZE ALL EXPECTED OUTPUT VALUES TO ZERO
    P_expected = 0;
    M_expected = 0;
    CARRYOUT_expected = 0;
    CARRYOUTF_expected = 0;
    BCOUT_expected = 0;
    PCOUT_expected = 0;
    @(negedge CLK_tb);
    // RELEASE ALL RESET SIGNALS
    RSTA_tb = 0;
    RSTB_tb = 0;
    RSTC_tb = 0;
    RSTD_tb = 0;
    RSTM_tb = 0;
    RSTCARRYIN_tb = 0;
    RSTOPMODE_tb = 0;
    RSTP_tb = 0;
    for(i=0;i<99;i=i+1)begin</pre>
        OPMODE_tb =$random;
```

```
A_{tb} = \sup(1,500);
            B_tb = $urandom_range(1,500);
            C_tb = $urandom_range(1,500);
            D_tb = $urandom_range(1,500);
            PCIN_tb = $urandom_range(1,500);
            BCIN_tb = $urandom_range(1,500);
           CARRYIN_tb = $random;
              repeat(3) @(negedge CLK_tb);
            if(OPMODE tb[4])begin
                       if(OPMODE_tb[6])
                             BCOUT_expected = D_tb - B_tb;
                       else
                             BCOUT_expected = D_tb + B_tb;
           end
            else begin
                 BCOUT_expected = B_tb;
           // TEST MULTIPLICATION OUTPUT
            M_expected = BCOUT_expected * A_tb;
           if((M_expected != M_dut) || (BCOUT_expected != BCOUT_dut))begin
                 $display("Error");
                 $stop;
end
// TEST P AND CARRYOUT AT OPMODE 0000 0010
OPMODE_tb = 2;
for(i=0;i<49;i=i+1)begin
           A_{tb} = \sup(1,500);
           B_tb = $urandom_range(1,500);
           C_tb = $urandom_range(1,500);
           D_tb = $urandom_range(1,500);
            PCIN_tb = $urandom_range(1,500);
           BCIN_tb = $urandom_range(1,500);
              {CARRYOUT_expected, P_expected} = P_expected;
                       repeat(4) @(negedge CLK_tb);
                       if((P_expected != P_dut) && (CARRYOUT_expected != CARRYOUT_dut))begin
                             $display("Error");
                             $stop;
                       end
end
// TEST P AND CARRYOUT WHEN OUTPUT OF X_MUX IS {D_tb[11:0],A_tb,B_tb} AND Z_MUX IS ZERO
OPMODE tb = 3;
for(i=0;i<49;i=i+1)begin</pre>
           A tb = \sup_{0 \le 1,500}
           B_{tb} = \sup_{0.5} B_{tb} = \sup_{0.5} B_{tb} = \sum_{0.5} B_{t
           C_tb = $urandom_range(1,500);
           D_tb = $urandom_range(1,500);
            PCIN_tb = $urandom_range(1,500);
```

```
BCIN_tb = $urandom_range(1,500);
         {CARRYOUT_expected, P_expected} = {D_tb[11:0], A_tb, B_tb};
          repeat(4) @(negedge CLK tb);
          if((P_expected != P_dut) && (CARRYOUT_expected != CARRYOUT_dut))begin
            $display("Error");
            $stop;
          end
end
// TEST P AND CARRYOUT WHEN OUTPUT OF X MUX IS ZERO AND Z MUX IS ZERO
OPMODE tb = 0;
for(i=0;i<49;i=i+1)begin</pre>
    A_tb = $urandom_range(1,500);
    B tb = \$urandom\ range(1,500);
    C_tb = $urandom_range(1,500);
    D tb = \$urandom\ range(1,500);
    PCIN_tb = $urandom_range(1,500);
    BCIN_tb = $urandom_range(1,500);
         {CARRYOUT_expected, P_expected} = 0;
          repeat(4) @(negedge CLK tb);
          if((P_expected != P_dut) && (CARRYOUT_expected != CARRYOUT_dut))begin
            $display("Error");
            $stop;
end
// TEST P AND CARRYOUT WHEN OUTPUT OF X MUX IS MULTIPLICATION AND Z MUX IS ZERO
OPMODE tb = 1;
for(i=0;i<49;i=i+1)begin</pre>
    A tb = \$urandom\ range(1,500);
    B_tb = $urandom_range(1,500);
    C_tb = $urandom_range(1,500);
    D_tb = $urandom_range(1,500);
    PCIN_tb = $urandom_range(1,500);
    BCIN tb = $urandom range(1,500);
    if(OPMODE_tb[4])begin
        if(OPMODE tb[6])
          BCOUT_expected = D_tb - B_tb;
          BCOUT_expected = D_tb + B_tb;
    end
    else begin
      BCOUT_expected = B_tb;
    end
    M_expected = BCOUT_expected * A_tb;
    {CARRYOUT_expected, P_expected} = M_expected;
        repeat(4) @(negedge CLK tb);
        if((P_expected != P_dut) && (CARRYOUT_expected != CARRYOUT_dut))begin
          $display("Error");
          $stop;
```

```
end
    end
       TEST P AND CARRYOUT WHEN OUTPUT OF X_MUX IS ZERO AND Z_MUX IS PCIN
   OPMODE tb = 8'b0000 0100;
    for(i=0;i<49;i=i+1)begin</pre>
        A_tb = $urandom_range(1,500);
        B tb = $urandom_range(1,500);
        C tb = \$urandom range(1,500);
        D_tb = $urandom_range(1,500);
        PCIN tb = $urandom range(1,500);
        BCIN_tb = $urandom_range(1,500);
        {CARRYOUT_expected, P_expected} = PCIN_tb;
            repeat(4) @(negedge CLK tb);
            if((P_expected != P_dut) && (CARRYOUT_expected != CARRYOUT_dut))begin
              $display("error");
              $stop;
            end
    end
    // TEST P AND CARRYOUT WHEN OUTPUT OF X MUX IS ZERO AND Z MUX IS C
   OPMODE tb = 8'b0000 1100;
    for(i=0;i<49;i=i+1)begin</pre>
        A_tb = $urandom_range(1,500);
        B tb = \frac{1,500}{};
        C_tb = $urandom_range(1,500);
        D tb = \frac{1,500}{};
        PCIN_tb = $urandom_range(1,500);
        BCIN_tb = $urandom_range(1,500);
        {CARRYOUT_expected, P_expected} = C_tb;
            repeat(4) @(negedge CLK_tb);
            if((P_expected != P_dut) && (CARRYOUT_expected != CARRYOUT_dut))begin
              $display("error");
              $stop;
            end
    end
     $stop;
end
initial begin
    $monitor("A=%d,B=%d,C=%d,D=%d,BCOUT=%d,M=%d,P=%d,P_dut=%d",A_tb,B_tb,C_tb,D_tb,BCOUT_expe
cted,M_expected,P_expected,P_dut);
end
endmodule
/*case (OPMODE_tb[1:0])
            0:X MUX=0;
            1:X_MUX=M_expected;
            2:X MUX=P expected;
            3:X_MUX={D_tb[11:0],A_tb[17:0],B_tb[17:0]};
         endcase
```

```
case (OPMODE_tb[3:2])
    0:Z_MUX=0;
    1:Z_MUX=PCIN_tb;
    2:Z_MUX=P_expected;
    3:Z_MUX=C_tb;
endcase

if(OPMODE_tb[7])begin
    if(CARRYINSEL_tb == "OPMODE5")
        {CARRYOUT_expected,P_expected} = Z_MUX - (X_MUX + OPMODE_tb[5]);
    else if(CARRYINSEL_tb == "CARRYIN")
        {CARRYOUT_expected,P_expected} = Z_MUX - (X_MUX + CARRYIN_tb );
end
else begin
    if(CARRYINSEL_tb == "OPMODE5")
        {CARRYOUT_expected,P_expected} = Z_MUX + (X_MUX + OPMODE_tb[5] );
    else if(CARRYINSEL_tb == "CARRYIN")
        {CARRYOUT_expected,P_expected} = Z_MUX + (X_MUX + CARRYIN_tb );
end*/
```

### 4. Simulation Tool:

DO File:
 vlib work
 vlog REG\_MUX.v DSP.v DSP\_tb.v
 vsim -voptargs=+acc work.DSP48A1\_tb
 add wave \*
 run -all
 //quit -sim

- Wave Form:
  - Test M & BOUT outputs





• Test P at opmode = 0



Test P & CARRYOUT when outputs of X\_MUX is {D\_tb[11:0],A,B}
 and Z\_MUX is zero



 Test P & CARRYOUT when output of X\_MUX is zero and Z\_MUX is zero:



 Test P & CARRYOUT when output of X\_MUX is M and Z\_MUX is zero:



 Test P & CARRYOUT when output of X\_MUX is 0 and Z\_MUX is PCIN:



• Test P & CARRYOUT when output of X\_MUX is 0 and Z\_MUX is C:



# 5. Synthesis Tool:

Constraint File:

```
## Clock signal
set_property -dict {PACKAGE_PIN W5 IOSTANDARD LVCMOS33} [get_ports CLK]
create_clock -period 10.000 -name sys_clk_pin -waveform {0.000 5.000} -add [get_ports CLK]

## Configuration options, can be used for all designs
set_property CONFIG_VOLTAGE 3.3 [current_design]
set_property CFGBVS VCCO [current_design]

## SPI configuration mode options for QSPI boot, can be used for all designs
set_property BITSTREAM.GENERAL.COMPRESS TRUE [current_design]
set_property BITSTREAM.CONFIG.CONFIGRATE 33 [current_design]
set_property CONFIG_MODE SPIx4 [current_design]
```

Elaboration Messages & Schematic:





 Synthesis Messages, Utilization report, timing report & Schematic snippets:



| 7                    |                        |                             |                       |                     |                  |
|----------------------|------------------------|-----------------------------|-----------------------|---------------------|------------------|
| Name 1               | Slice LUTs<br>(134600) | Slice Registers<br>(269200) | DSP<br>s<br>(740<br>) | Bonded IOB<br>(500) | BUFGCTRL<br>(32) |
| ✓ N DSP48A1          | 230                    | 160                         | 1                     | 327                 | 1                |
| ■ A1_REG (Reg_Mux)   | 0                      | 18                          | 0                     | 0                   | 0                |
| ■ B1_REG (Reg_Mux_0) | 0                      | 18                          | 0                     | 0                   | 0                |
| C_REG (Reg_Muxp      | 0                      | 48                          | 0                     | 0                   | 0                |
| CYI_REG (Reg_Mux     | 1                      | 1                           | 0                     | 0                   | 0                |
| CYO_REG (Reg_Mux     | 0                      | 1                           | 0                     | 0                   | 0                |
| D_REG (Reg_Mux_2)    | 0                      | 18                          | 0                     | 0                   | 0                |
| OPMODE_REG (Reg      | 228                    | 8                           | 0                     | 0                   | 0                |
| P_REG (Reg_Muxp      | 0                      | 48                          | 0                     | 0                   | 0                |

#### **Design Timing Summary**

| Setup                        |          | Hold                         |          | Pulse Width                              |          |  |  |
|------------------------------|----------|------------------------------|----------|------------------------------------------|----------|--|--|
| Worst Negative Slack (WNS):  | 5.168 ns | Worst Hold Slack (WHS):      | 0.182 ns | Worst Pulse Width Slack (WPWS):          | 4.500 ns |  |  |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns |  |  |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0        |  |  |
| Total Number of Endpoints:   | 106      | Total Number of Endpoints:   | 106      | Total Number of Endpoints:               | 162      |  |  |







Implementation Messages, Utilization report, timing report & device snippets



| Name 1                | Slice LUTs<br>(133800) | Slice Registers<br>(267600) | F7<br>Muxes<br>(66900) | F8<br>Muxes<br>(33450) | Slice<br>(3345<br>0) | LUT as Logic<br>(133800) | LUT as Memory<br>(46200) | LUT Flip Flop Pairs<br>(133800) | Block RAM Tile<br>(365) | DSP<br>s<br>(740 |
|-----------------------|------------------------|-----------------------------|------------------------|------------------------|----------------------|--------------------------|--------------------------|---------------------------------|-------------------------|------------------|
| N DSP48A1             | 2615                   | 3986                        | 64                     | 5                      | 1466                 | 2190                     | 425                      | 1493                            | 6.5                     | 1                |
| A1_REG (Reg_Mux)      | 0                      | 18                          | 0                      | 0                      | 6                    | 0                        | 0                        | 0                               | 0                       | 0                |
| ■ B1_REG (Reg_Mux_0)  | 0                      | 18                          | 0                      | 0                      | 6                    | 0                        | 0                        | 0                               | 0                       | 0                |
| C_REG (Reg_Muxp       | 0                      | 48                          | 0                      | 0                      | 12                   | 0                        | 0                        | 0                               | 0                       | 0                |
| CYI_REG (Reg_Mux      | 1                      | 1                           | 0                      | 0                      | 1                    | 1                        | 0                        | 1                               | 0                       | 0                |
| CYO_REG (Reg_Mux      | 0                      | 1                           | 0                      | 0                      | 1                    | 0                        | 0                        | 0                               | 0                       | 0                |
| D_REG (Reg_Mux_2)     | 0                      | 18                          | 0                      | 0                      | 10                   | 0                        | 0                        | 0                               | 0                       | 0                |
| > # dbg_hub (dbg_hub) | 476                    | 727                         | 0                      | 0                      | 252                  | 452                      | 24                       | 303                             | 0                       | 0                |
| I OPMODE_REG (Reg     | 228                    | 8                           | 0                      | 0                      | 67                   | 228                      | 0                        | 0                               | 0                       | 0                |



