

# SMT Module RF Reference Design Guide

AN\_ SMT Module RF Reference Design Guide





| <b>Document Title:</b>      | SMT Module RF Reference Design Guide          |
|-----------------------------|-----------------------------------------------|
| Version:                    | 1.01                                          |
| Date:                       | 2010-2-10                                     |
| Status:                     | Release                                       |
| <b>Document Control ID:</b> | AN_SMT Module RF Reference Design Guide_V1.01 |

#### **General Notes**

SIMCOM offers this information as a service to its users, to support application and engineering efforts that use the products designed by SIMCOM. The information provided is based upon requirements specifically provided to SIMCOM by the users. SIMCOM has not undertaken any independent search for additional relevant information, including any information that may be in the user's possession. Furthermore, system validation of this product designed by SIMCOM within a larger electronic system remains the responsibility of the user or the user's system integrator. All specifications supplied herein are subject to change.

#### Copyright

This document contains proprietary technical information which is the property of SIMCOM Limited., copying of this document and giving it to others and the using or communication of the contents thereof, are forbidden without express authority. Offenders are liable to the payment of damages. All rights reserved in the event of grant of a patent or the registration of a utility model or design. All specification supplied herein are subject to change without notice at any time.

Copyright © Shanghai SIMCOM Wireless Solutions Ltd. 2010



# **Content**

| 1 Introduction                          | 5  |
|-----------------------------------------|----|
| 2 Circuit design                        | 5  |
| 2.1 Power supply circuit design         | 5  |
| 2.2 Antenna matching circuit design     | 6  |
| 3 Consideration in components placement | 7  |
| 4 Antenna Choosing                      | 8  |
| 5 Stacking up of multi-layers PCB       | 9  |
| Stack-up of two-layers PCB              | 9  |
| Stack-up of four-layers PCB             | 10 |
| Stack-up of six-layers PCB              | 10 |
| Stack-up of eight-layers PCB            | 11 |
| 6 Impedance control of RF trace         | 11 |
| 7 Consideration in PCB layout           | 14 |
| Appendix                                | 15 |
| Two-layers PCB                          | 15 |
| Four-layers PCB                         | 16 |
| Six-layers PCB                          |    |
| Eight-layers PCB                        |    |



# **Version History**

| Data      | Version | <b>Description of change</b> | Author        |
|-----------|---------|------------------------------|---------------|
| 2010-2-10 | 01.01   | Origin                       | Ye Haibing,   |
|           |         |                              | Wang Guoqiang |
|           |         |                              |               |
|           |         |                              |               |



#### 1 Introduction

This document describes the key points about RF design that should be taken into account in customer's application design. As SMT module can be integrated with a wide range of applications, the application notes are described in detail.

SMT module is a well-known product which is provided by SIMCom. This type module become very popular soon after it is released for its easy integration, good reliability. But in integrating process, some bad RF design will lead to serious RF problems. In order to improve the RF performance, this document is formed to give the customer some design guides in RF design of SMT type module integration. Based on such considerations, at the later section, this document will describe some key issues that should be paid more attention to.

NOTE: this document can apply for all SMT Modules, for example, SIM300D, SIM340D, SIM300W, SIM340W, SIM500W, SIM540W, SIM700D, SIM900, SIM900A, SIM900D, and so on. SIM900 is selected as a demonstration in the following sections.

## 2 Circuit design

When the customer begins to integrate the SMT type module into their product, the first thing to be considered is the circuit design. This section will focus on the circuit design which is related to the RF performance and is divided into two sub-parts, the first is the power supply circuit design; the second is the antenna matching circuit design.

#### 2.1 Power supply circuit design

Because the module is a high power consuming communication system, the maximum working power will up to 2watt in worst case, this will cause a large voltage drop at the module's power supply port. To make the module have a stabilized working condition, a large tantalum capacitor (100uF or more capacity) should be shunted to the module's power supply port. To get better noise decoupling performance, some additional small ceramic capacitors (for example 22pF, 100nF) can be added together with the large capacitor.

If the SMT module is powered by a DC-DC in the customer's design, to avoid the module's RF performance is affected by the switching frequency of the DC-DC, for example, modulation



spectrum, switching spectrum maybe exceed 3GPP regulations, a series large current ferrite bead(with rated current minimum 2A) should be added at the power supply port. The recommended power supply circuit is shown as below:



Figure 1 Power Supply Circuit

In this circuit, by default, the component R1 should be a 0ohm resistor with 0805 size. When the module is powered by DC-DC, and the module's RF performance is affected by the DC-DC's switching frequency, R1 can be changed to a large current ferrite bead to filter the noise.

### 2.2 Antenna matching circuit design

Because the module is working under 50ohm system in RF part, to get the best RF performance, the module's load impedance should be tuned to 50ohm. But in fact, the most antenna's port impedance is not a purely 50ohm, so, to meet the 50ohm requirement, an additional antenna matching circuit should be needed. Furthermore, to facilitate the antenna debugging and certification testing of RF performance, we suggested the customer add a RF test connector in series between the module's RF port and the antenna matching circuit. The recommended antenna matching circuit is shown as below:



Figure 2 Antenna Matching Circuit

In the Figure 2, the components, R4, C5 and C6 make up a pi-type matching circuit structure. The component J2 is a RF test connector, which is used for conduct RF test. The traces in Bold type should be 50 ohm impedance controlled.

For the RF test connector, the suggested part is MM8430-2610, vended by Murata, for details, please visit http://www.murata.com.



## 3 Consideration in components placement

In PCB design, a good placement of components will help the improving of the product's performance. The following are some thumbs should be followed.

- 1) The module should be placed far away from the noise source circuit, such as high speed digital circuit, etc. if this requirement cannot be met, the noise source circuit should be shielded perfectly. This will help to reduce the interference between the module and the noise source circuit.
- 2) The placement of module should make the module's RF\_IN pad near to antenna's feed pad closely. This will make the length of RF trace between the module's RF\_IN pad and antenna as short as possible.
- 3) The decoupling capacitor of module's power supply should be placed close to the VBAT pads, this will help the improvement of noise decoupling.

The best placement and some bad placements are shown as below:



Figure 3 Good Placement

Figure 4 Bad Placement





Figure 5 Bad Placement

Figure 6 Bad Placement

Figure 3 is the best placement; antenna part is near to RF\_IN pad, power supply is near to VBAT pad, noise source is far away from the module.

Figure 4, Figure 5, Figure 6 are bad placements. Figure 4, power supply and antenna part are crossed; Figure 5, noise source is near to RF\_IN pad and antenna; Figure 6 antenna is far away from RF\_IN pad of the module.

## 4 Antenna Choosing

The antenna is a very important part in the terminal, which will affect the performance of the terminal at most extent. The customer should select most suitable antenna depending on the module's working frequency band provided by network operator. The following table shows the detailed working frequency range for each band.

Table 1 working frequency range for each band

| BAND             | Transmit Frequency | Receive Frequency |
|------------------|--------------------|-------------------|
| GSM850           | 824MHZ~849MHZ      | 869MHZ~894MHZ     |
| GSM900           | 880MHZ~915MHZ      | 925MHZ~960MHZ     |
| DCS1800          | 1710MHZ~1785MHZ    | 1805MHZ~1880MHZ   |
| PCS1900          | 1850MHZ~1910MHZ    | 1930MHZ~1990MHZ   |
| TD-SCDMA(A Band) | 1880MHZ~1920MHZ    | 1880MHZ~1920MHZ   |
| TD-SCDMA(A Band) | 2010MHZ~2025MHZ    | 2010MHZ~2025MHZ   |

The customer should evaluate the antenna performance after antenna designer provide the antenna, The antenna should fulfill the requirements as below:



#### Table2 antenna requirements

| GAIN                 | < 3dBi        |
|----------------------|---------------|
| IMPEDANCE            | 50 Ohm        |
| INPUT POWER          | 2W peak power |
| VSWR                 | < 2           |
| TRP(GSM850/GSM900)   | > 29dBm       |
| TRP(DCS1800/PCS1900) | > 26dBm       |
| TRP(TD-SCDMA)        | > 20dBm       |
| TIS(GSM850/GSM900)   | <-104dBm      |
| TIS(DCS1800/PCS1900) | <-102dBm      |
| TIS (TD-SCDMA)       | < -104dBm     |

## 5 Stacking up of multi-layers PCB

For EMC performance consideration, once the working frequency in the customer's product is over than 5MHz, or the rise-up/fall-down time of digital signal is less than 5ns, then multi-layers PCB should be considered. Now, the more common multi-layer PCB structure is four-layers, six-layers and eight-layers PCB, etc. If the customer's product is designed in multi-layers PCB technology, then the stack-up design of multi-layers PCB will become very important. The following will show some typical stack-up design of multi-layers PCB, but each design has its own advantages and disadvantages.

Note: In the following tables, S1 indicates the first signal layer, S2 indicates the second signal layer, and so on.

## Stack-up of two-layers PCB

Table3 Stack-up of two-layers PCB

|        | Top layer    | Bottom layer |  |
|--------|--------------|--------------|--|
| Case A | S1+POWER+GND | S2+POWER+GND |  |

Two-layers PCB is the lowest cost solution, but this solution has the worst EMC performance, and it is not appropriate in high speed design, because in this solution, the ground integrity, the crosstalk between signal traces is very bad.



## **Stack-up of four-layers PCB**

#### Table4 Stack-up of four-layers PCB

|        | Top layer | Second layer | Third layer | Bottom layer |
|--------|-----------|--------------|-------------|--------------|
| Case A | GND       | S1+POWER     | S2+POWER    | GND          |
| Case B | S1        | GND          | POWER       | S2           |

Case A, should be the best case in four-layers PCB board design. In this case, the outer layer is ground layer, which have some help in shielding the EMI signals; and also, the power supply layer is very close to the ground layer, so the power supply resistance is smaller, and the EMC performance will be very good. But if the density of devices on the PCB is very high, then this type PCB stack-up should not be used to design, because the ground integrity can not be assured under high density design, and the signal quality in second layer will be very bad. In this situation, Case B is the most common way usually.

## Stack-up of six-layers PCB

|        | Top layer | Second | Third | Fourth | Fifth layer | Bottom |
|--------|-----------|--------|-------|--------|-------------|--------|
|        |           | layer  | layer | layer  |             | layer  |
| Case A | S1        | GND    | S2    | S3     | POWER       | S4     |
| Case B | S1        | S2     | GND   | POWER  | S3          | S4     |
| Case C | S1        | GND    | S2    | POWER  | GND         | S3     |
| Case D | GND       | S1     | POWER | GND    | S2          | GND    |

Table5 Stack-up of six-layers PCB

Six-layers PCB gives more design flexibility than a four-layers PCB, but it takes some work to make it ideal in EMC terms.

Case A in the above table, is the usually common way. In this case, S1 is a better signal routing layer, and S2 somewhat less. But this case has a disadvantage that this stack-up has very little distributed capacitance between its ground and power planes.

Case B has good EMC characteristics, because this stack-up has good noise decoupling between the power plane and ground for the big distributed capacitance.

Case C is the better stack-up, in this case, S1, S2 and S3 are good signal routing layer, the power decoupling is good for the big distributed capacitance between the ground and power planes.

Case D is the best stack-up, the EMC performance will be good, but the disadvantage is that the routing layer is less than other type stack-up.



## Stack-up of eight-layers PCB

|   | Тор   | Second | Third | Forth | Fifth | Sixth | Seventh | Bottom     |
|---|-------|--------|-------|-------|-------|-------|---------|------------|
|   | layer | layer  | layer | layer | layer | layer | layer   | layer      |
| A | S1    | S2     | GND   | S3    | S4    | POWER | S5      | <b>S</b> 6 |
| В | S1    | S2     | S3    | GND   | POWER | S4    | S5      | <b>S</b> 6 |
| C | S1    | GND    | S2    | S3    | S4    | S5    | POWER   | <b>S</b> 6 |
| D | S1    | GND    | S2    | S3    | GND   | POWER | S4      | S5         |
| Е | S1    | GND    | S2    | GND   | S3    | POWER | S4      | S5         |
| F | S1    | GND    | S2    | GND   | POWER | S3    | GND     | S4         |

Table6 Stack-up of eight-layers PCB

Eight-layers PCB gives more design flexibility than a six-layers PCB, but it takes some work to make it ideal in EMC terms.

If the design needs 6 signal routing layers, then case A will be the best stack-up design, but this type stack-up should not be used in high speed digital circuit design.

If the product design needs 5 signal routing layers, case E will be the best. In this case, S1, S2 and S3 are good signal routing layer, and the power decoupling is good.

If the design needs 4 signal routing layers, case F will be the best. In this case, every signal routing layers are good. In all the case, the signal trace routed in adjacent signal routing layers should be orthogonal.

# 6 Impedance control of RF trace

Because the module's RF part is working in a 50ohm system, so its output load impedance should be 50ohm, to meet this requirement, the all RF signal traces should be impedance controlled, and its characteristic impedance should be 50ohm.

The RF trace impedance can be controlled through using different trace geometry. There are more than thirty different types of transmission line which can easily be created on a PCB. Twelve of them are shown in figure 7





Figure7 twelve typical PCB transmission line

Usually, Surface Mircostrip Transmission Line and offset Strip Transmission Line are the most common structures. In 50ohm RF system, through adjusting the width of RF traces and the spacing to the reference GND, the impedance of RF traces can be controlled to 50Ohm. The appendix will show some illustration in impedance controlled RF trace designing.

The customer may use software tool to calculate the impedance of RF trace, for example CITS25, released by POLAR, the website is <a href="http://www.polarinstruments.com/">http://www.polarinstruments.com/</a>, or APPCAD released by AGILENT, the website is <a href="http://www.hp.woodshot.com">http://www.hp.woodshot.com</a>.

Here are two examples about using CITS25 to calculate, Surface Mircostrip Transmission Line and Offset strip Transmission Line correspondingly. Based on stack up of six-layers PCB (thickness =1.0mm) shown in appendix.

Surface Mircostrip Transmission Line, the height is 298um (25+70+203=298um), the thickness is 25um, the result width (w) is 584um, as shown in figure 8.





**Figure8 Surface Mircostrip Calculate** 

Offset Strip Transmission Line, the height between two reference GND is 418um (203+35+180 = 418um), the height between RF trace and reference GND is 180um, the result width is 135um, as shown in figure 9.



Figure 9 Offset Strip line Calculate



## 7 Consideration in PCB layout

In product's PCB design, a good PCB layout will help the improvement of the whole product performance, including reliability, EMC performance, etc. The following are some considerations for referenced:

- a) The Layer1.under the SMT module's RF test port should be copper keep out, layer2 should be GND;
- b) The Layer2 under SMT module's RF\_IN pad should be copper keep out , layer3 should be GND;
- c) The Layer1, Layer2 under RF test connector should be copper keep out, layer3 should be GND; the space from RF test connector to GND plane should more than 0.5mm.
- d) If the antenna is directly connected to the antenna feed pad, All layers under the antenna feed pad should be copper keep out. If the antenna is connected to the antenna pad with a RF coaxial cable, the size of the antenna pad should no more than 2\*2mm, and should be 50Ohm impedance controlled.
- e) RF traces from SMT module's RF\_IN pad to the antenna feed PAD all should be controlled to 50 Ohm
- f) High speed signal should never be layout under the RF traces, or should be isolated by a ground plane at least.
- g) When layout surface Mircostrip Transmission Line or offset Strip Transmission Line , 3W rule should be followed, that means the space between GND and RF trace on the same plane should be three times more than the width of RF trace.



## **Appendix**

The following are some illustration of impedance controlled RF trace designing. It is should be noted that the RF trace's width and spacing to the reference ground is combined to specific PCB stack-up (the PCB's thickness, clearance between every layer).

NOTE: In the following illustration, the RF impedance controlled traces on the outer layers (top layer, bottom layer) are Surface Mircostrip Transmission Line, the RF impedance controlled traces on the inner layers are Offset strip Transmission Line.

# **Two-layers PCB**



| SIG<br>layer | GND<br>layer | Target<br>Imp. | Expected Width |
|--------------|--------------|----------------|----------------|
| L1           | L2           | 50 Ω           | 1.35MM (53MIL) |
| L2           | L1           | 50 Ω           | 1.35MM (53MIL) |



AN\_SMT Module RF Reference Design Guide\_V1.01 15



| SIG<br>layer | GND<br>layer | Target<br>Imp. | Expected Width |
|--------------|--------------|----------------|----------------|
| L1           | L2           | 50 Ω           | 1.7MM (67MIL)  |
| L2           | L1           | 50 Ω           | 1.7MM (67MIL)  |

# **Four-layers PCB**



|        | Details for | Total thick- | After press |
|--------|-------------|--------------|-------------|
| number | calculation | ess averag   | nominal     |
|        | soldermas   | k            | 10(min)     |
|        |             |              |             |
| 1      | Copper      | 12+plating   | 25~48       |
| 1      | PP          | 76           | 70          |
|        |             |              |             |
|        | copper      | 18+plating   | 25~48       |
| 1      | core0.465r  | 465          | 465         |
|        | copper      | 18+plating   | 25~48       |
|        |             |              |             |
| 1      | PP          | 76           | 70          |
| 1      | Copper      | 12+plating   | 25~48       |
|        |             |              |             |
|        | soldermas   | k            | 10(min)     |
| TOTAL  |             |              | 800         |

unit:um

finish thickness =0.8mm

| RF Signal<br>layer | reference<br>GND<br>layer | Target<br>Imp. | Expected RF Trace<br>Width |
|--------------------|---------------------------|----------------|----------------------------|
| L1                 | 12                        | 50 Ω           | 0.114MM (4.5MIL)           |
| L4                 | L3                        | 50 Ω           | 0.114MM (4.5MIL)           |
| L2                 | L1, L3                    | 50 Ω           | 0.099MM (3.9MIL)           |
| L3                 | L2, L4                    | 50 Ω           | 0.099MM (3.9MIL)           |



|        | Details for | Total thick- | After press |
|--------|-------------|--------------|-------------|
| number | calculation | ess averag   | nominal     |
|        | soldermas   | k            | 10(min)     |
|        |             |              |             |
| 1      | Copper      | 12+plating   | 25~48       |
| 1      | PP          | 76           | 70          |
|        |             |              |             |
|        | copper      | 18+plating   | 25~48       |
| 1      | core0.665r  | 665          | 665         |
|        | copper      | 18+plating   | 25~48       |
|        |             |              |             |
| 1      | PP          | 76           | 70          |
| 1      | Copper      | 12+plating   | 25~48       |
|        |             |              |             |
|        | soldermas   | k            | 10(min)     |
| TOTAL  |             |              | 1000        |
|        |             |              | unit:um     |

finish thickness =1.0mm



| RF Signal<br>layer | reference<br>GND<br>layer | Target<br>Imp. | Expected RF Trace<br>Width |
|--------------------|---------------------------|----------------|----------------------------|
| L1                 | 12                        | 50 Ω           | 0.114MM (4.5MIL)           |
| L4                 | 13                        | 50 Ω           | 0.114MM (4.5MIL)           |
| L2                 | L1, L3                    | 50 Ω           | 0.099MM (3.9MIL)           |
| L3                 | L2, L4                    | 50 Ω           | 0.099MM (3.9MIL)           |

# **Six-layers PCB**





| SIG   | GND    | Target | Expected Width   |
|-------|--------|--------|------------------|
| layer | layer  | lmp.   | Expected Width   |
| L1    | 12     | 50 Ω   | 0.114MM (4.5MIL) |
| L1    | L3     | 50 Ω   | 0.584MM (23MIL)  |
| L6    | L5     | 50 Ω   | 0.114MM (4.5MIL) |
| L6    | L4     | 50 Ω   | 0.584MM (23MIL)  |
| L3    | L2, L4 | 50 Ω   | 0.135MM (5.3MIL) |
| L3    | L2, L5 | 50 Ω   | 0.210MM (8.3MIL) |
| L4    | L3, L5 | 50 Ω   | 0.135MM (5.3MIL) |
| L4    | L2, L5 | 50 Ω   | 0.210MM (8.3MIL) |



## The board thinkness is 1.2mm.



|        | Details for | Total thick- | After press |
|--------|-------------|--------------|-------------|
| number | calculation | ess averag   | nominal     |
|        | soldermas   | k            | 10(min)     |
|        |             |              |             |
| 1      | Copper      | 12+plating   | 25~48       |
| 1      | PP          | 76           | 70          |
|        |             |              |             |
| 1      | copper      | 18+plating   | 25~48       |
| 1      | PP          | 132          | 127         |
|        |             |              |             |
|        |             |              | 17          |
| 1      | core0.565r  | 565          | 565         |
|        |             |              | 17          |
|        |             |              |             |
| 1      | PP          | 132          | 127         |
| 1      | copper      | 18+plating   | 25~48       |
|        |             |              |             |
| 1      | PP          | 76           | 70          |
| 1      | Copper      | 12+plating   | 25~48       |
|        |             |              |             |
|        | soldermask  |              | 10(min)     |
| TOTAL  |             |              | 1200        |

unit:um

finish thickness =1.2mm

| RF Signal<br>layer | Reference<br>GND<br>layer | Target<br>Impedance | Expected RF Trace<br>Width |
|--------------------|---------------------------|---------------------|----------------------------|
| L1                 | ل2                        | 50 Ω                | 0.114MM (4.5MIL)           |
| L1                 | L3                        | 50 Ω                | 0.42MM (16.5MIL)           |
| L6                 | L5                        | 50 Ω                | 0.114MM (4.5MIL)           |
| L6                 | L4                        | 50 Ω                | 0.42MM (16.5MIL)           |
| L3                 | L2, L4                    | 100 Ω               | 0.305MM(12.5MIL)           |
| L3                 | L2, L5                    | 100 Ω               | 0.381MM (15MIL)            |
| L4                 | L3, L5                    | 100 Ω               | 0.305MM(12.5MIL)           |
| L4                 | L2, L5                    | 100 Ω               | 0.381MM (15MIL)            |





|        | Details for | Total thick- | After press |
|--------|-------------|--------------|-------------|
| number | calculation | ess averag   | nominal     |
|        | soldermas   | k            | 10(min)     |
|        |             |              |             |
| 1      | Copper      | 12+plating   | 25~48       |
| 1      | PP          | 76           | 70          |
|        |             |              |             |
| 1      |             | 18           | 17          |
| 1      | core0.51m   | 510          | 510         |
|        |             | 18           | 17          |
|        |             |              | 17          |
| 1      | PP          | 231          | 220         |
|        |             |              |             |
|        |             | 18           | 17          |
| 1      | core0.51m   | 510          | 510         |
| 1      |             | 18           | 17          |
|        |             |              |             |
| 1      | PP          | 76           | 70          |
| 1      | Copper      | 12+plating   | 25~48       |
|        | i           | · ·          |             |
|        | soldermas   | l.           | 10(         |
| L      | suidermas   | K<br>I       | 10(min)     |
| TOTAL  |             |              | 1600        |
|        |             |              | unit:um     |

finish thickness =1.6mm

| RF Signal<br>layer | Reference<br>GND<br>layer | Target<br>Impedance | Expected RF Trace<br>Width |
|--------------------|---------------------------|---------------------|----------------------------|
| L1                 | 2                         | 50 Ω                | 0.114MM (4.5MIL)           |
| L6                 | L5                        | 50 Ω                | 0.114MM (4.5MIL)           |
| L3                 | L2, L4                    | 50 Ω                | 0.305MM (12MIL)            |
| L3                 | L2, L5                    | 75 Ω                | 0.246MM (9.7MIL)           |
| L4                 | L3, L5                    | 50 Ω                | 0.305MM (12MIL)            |
| L4                 | L2, L5                    | 75 Ω                | 0.246MM (9.7MIL)           |



# **Eight-layers PCB**



|        | Details for   | Total thick- | After press |
|--------|---------------|--------------|-------------|
| number | calculation   | ness average | nominal     |
|        | soldermask    |              | 10(min)     |
|        |               |              |             |
| 1      |               | 12+plating   |             |
| 1      | PP            | 76           | 7           |
|        |               |              |             |
| 1      |               | 18+plating   |             |
| 1      | PP            | 76           | 7           |
|        |               |              |             |
|        |               |              | 1           |
| 1      | core0.18mmH/H | 180          | 18          |
|        |               |              | 1           |
|        |               |              |             |
| 1      | PP            | 76           | 7           |
|        |               |              |             |
|        |               |              | 1           |
| 1      | core0.18mmH/H | 180          | 18          |
|        |               |              | 1           |
|        |               |              |             |
| 1      | PP            | 76           | 7           |
| 1      | copper        | 18+plating   | 25~48       |
|        |               |              |             |
| 1      | PP            | 76           | 7           |
| 1      | Copper        | 12+plating   | 25~48       |
|        |               |              |             |
|        | soldermask    |              | 10(min)     |
| TOTAL  |               |              | 100         |
|        |               |              | unit:ur     |

finish thickness =1.0mm

| RF Signal<br>layer | Reference<br>GND<br>layer | Target<br>Impedance | Expected RF Trace<br>Width |
|--------------------|---------------------------|---------------------|----------------------------|
| L1                 | L2                        | 50 Ω                | 0.114MM (4.5MIL)           |
| L1                 | L3                        | 50 Ω                | 0.3MM (11.8MIL)            |
| L8                 | L7                        | 50 Ω                | 0.114MM (4.5MIL)           |
| L8                 | L6                        | 50 Ω                | 0.3MM (11.8MIL)            |
| L3                 | L2, L4                    | 50 Ω                | 0.0965 (3.8MIL)            |
| L3                 | L2, L5                    | 50 Ω                | 0.104MM (4.1MIL)           |
| L4                 | L3, L5                    | 50 Ω                | 0.0965 (3.8MIL)            |
| L4                 | L2, L5                    | 50 Ω                | 0.104MM (4.1MIL)           |
| L4                 | L2, L7                    | 50 Ω                | 0.305MM (12MIL)            |
| L6                 | L5, L7                    | 50 Ω                | 0.0965 (3.8MIL)            |
| L6                 | L4, L7                    | 50 Ω                | 0.104MM (4.1MIL)           |
| L5                 | L4, L6                    | 50 Ω                | 0.0965 (3.8MIL)            |
| L5                 | L4, L7                    | 50 Ω                | 0.104MM (4.1MIL)           |





|            | Details for   | Total thick- | After press |
|------------|---------------|--------------|-------------|
|            | calculation   | ness average | nominal     |
|            | soldermask    |              | 10(min)     |
|            |               |              |             |
| layer1     | Copper        | 12+plating   |             |
| dielectric | PP            | 76           | 70          |
|            |               |              |             |
| layer2     | copper        | 18+plating   | 25~48       |
| dielectric | PP            | 119          | 114         |
|            |               |              |             |
| layer3     |               |              | 17          |
| dielectric | core0.18mmH/H | 180          | 180         |
| layer4     |               |              | 17          |
|            |               |              |             |
| dielectric | PP            | 210          | 200         |
|            |               |              |             |
| layer5     |               |              | 17          |
| dielectric | core0.18mmH/H | 180          | 180         |
| layer6     |               |              | 17          |
|            |               |              |             |
| dielectric | PP            | 119          | 114         |
| layer7     | copper        | 18+plating   | 25~48       |
|            |               |              |             |
| dielectric | PP            | 76           | 70          |
| layer8     | Copper        | 12+plating   | 25~48       |
|            |               |              |             |
|            | soldermask    |              | 10(min)     |
| TOTAL      |               |              | 120         |
| TOTAL      |               |              | unit:um     |

finish thickness =1.2mm

| RF Signal<br>layer | Reference<br>GND<br>layer | Target<br>Impedance | Expected RF Trace<br>Width |
|--------------------|---------------------------|---------------------|----------------------------|
| L1                 | L2                        | 50 Ω                | 0.114MM (4.5MIL)           |
| L1                 | L3                        | 50 Ω                | 0.394MM (15.5MIL)          |
| L8                 | L7                        | 50 Ω                | 0.114MM (4.5MIL)           |
| L8                 | L6                        | 50 Ω                | 0.394MM (15.5MIL)          |
| L3                 | L2, L4                    | 50 Ω                | 0.135 (5.3MIL)             |
| L3                 | L2, L5                    | 50 Ω                | 0.165MM (6.5MIL)           |
| L4                 | L3, L5                    | 50 Ω                | 0.185 (7.3MIL)             |
| L4                 | L2, L5                    | 50 Ω                | 0.24MM (9.5MIL)            |
| L6                 | L5, L7                    | 50 Ω                | 0.135 (5.3MIL)             |
| L6                 | L4, L7                    | 50 Ω                | 0.165MM (6.5MIL)           |
| L5                 | L4, L6                    | 50 Ω                | 0.185 (7.3MIL)             |
| L5                 | L4, L7                    | 50 Ω                | 0.24MM (9.5MIL)            |





|            | Details for     | Total thick- | After press |
|------------|-----------------|--------------|-------------|
| number     | calculation     | ness average | nominal     |
|            | soldermask      |              | 10(min)     |
|            |                 |              |             |
| layer1     | Copper          | 12+plating   | 25~48       |
| dielectric | PP              | 76           | 70          |
|            |                 |              |             |
| layer2     |                 | 18+plating   | 25~48       |
| dielectric | core0.365mm H/H | 365          | 365         |
|            |                 |              |             |
| layer3     |                 | 18           | 17          |
| dielectric | PP              | 76           | 70          |
|            |                 |              |             |
| layer4     |                 | 18           | 17          |
| dielectric | core0.365mm H/H | 365          | 365         |
| layer5     |                 | 18           | 17          |
|            |                 |              |             |
| dielectric | PP              | 76           | 70          |
|            |                 |              |             |
| layer6     |                 | 18           | 17          |
| dielectric | core0.365mm H/H | 365          | 365         |
| layer7     |                 | 18+plating   | 25~48       |
|            |                 |              |             |
| dielectric | PP              | 76           | 70          |
| layer8     | Copper          | 12+plating   | 25~48       |
|            |                 |              |             |
|            | soldermask      |              | 10(min)     |
| TOTAL      |                 |              | 1600        |
|            |                 |              | unit:um     |

finish thickness =1.6mm

| RF Signal<br>layer | Reference<br>GND<br>layer | Target<br>Impedance | Expected RF Trace<br>Width |
|--------------------|---------------------------|---------------------|----------------------------|
| L1                 | L2                        | 50 Ω                | 0.114MM (4.5MIL)           |
| L8                 | L7                        | 50 Ω                | 0.114MM (4.5MIL)           |
| L3                 | L2, L4                    | 50 Ω                | 0.11 (4.3MIL)              |
| L3                 | L2, L5                    | 50 Ω                | 0.432MM (17MIL)            |
| L4                 | L3, L5                    | 50 Ω                | 0.11 (4.3MIL)              |
| L4                 | L2, L5                    | 50 Ω                | 0.432MM (17MIL)            |
| L6                 | L5, L7                    | 50 Ω                | 0.11 (4.3MIL)              |
| L6                 | L4, L7                    | 50 Ω                | 0.432MM (17MIL)            |
| L5                 | L4, L6                    | 50 Ω                | 0.11 (4.3MIL)              |
| L5                 | L4, L7                    | 50 Ω                | 0.432MM (17MIL)            |

## **Contact us:**

# Shanghai SIMCOM Wireless Solutions Ltd

Add: SIM Technology Building, No. 633, JinZhong Road, Shanghai, PRChina 200335

Tel: +86 21 32523300 Fax: +86 21 32523200 URL:www.sim.com