

# SAED 32/28nm Design Rules Document

### SAED\_EDK32/28\_TK\_DR



Document #: SAED\_EDK32/28\_TK\_DR

Revision: 1.0

Technology: SAED32/28nm

Process : SAED32/28nm 1P9M 1.05V/1.8V/2.5V





#### **TABLE OF CONTENTS**

| 1. Introduction                | 5  |
|--------------------------------|----|
| 2. Layer Map                   | 6  |
| 3. Design Rules                |    |
| 3.1. Definitions               |    |
| 3.2. General rules             |    |
| 3.3. Antenna rules             |    |
| 3.4. Density and fill rules    | 28 |
| 3.5. Electromigration rules    |    |
| 3.6. Layer physical parameters |    |
| 3.7. Cross section             |    |
| 4. Revision History            | 34 |



#### **LIST OF TABLES**

| Table 1. Design Rules Terminology                          | 9  |
|------------------------------------------------------------|----|
| Table 2. NWELL Rules                                       | 11 |
| Table 3. Deep N Well (DNW) Rules                           | 12 |
| Table 4. DIFF Rules                                        |    |
| Table 5. NIMP Rules                                        | 14 |
| Table 6. PIMP Rules                                        | 14 |
| Table 7. DIFF_18 Rules                                     | 15 |
| Table 8. DIFF_25 Rules                                     | 15 |
| Table 9. SBLK Rules                                        | 16 |
| Table 10. PO Rules                                         | 17 |
| Table 11. M1 Rules                                         |    |
| Table 12. MX Rules, where X=2T-1                           | 20 |
| Table 13. MT Rules                                         |    |
| Table 14. MRDL Rules                                       |    |
| Table 15. CO Rules                                         |    |
| Table 16. VIAX Rules, where X=1T-2                         |    |
| Table 17. VIAT Rules                                       |    |
| Table 18. VIARDL Rules                                     | 26 |
| Table 19. HVTIMP Rules                                     |    |
| Table 20. LVTIMP Rules                                     |    |
| Table 21. PAD Rules                                        |    |
| Table 22. Antenna Rules                                    |    |
| Table 23. Density Rules, where X=2T-1                      |    |
| Table 24. Fill Rules                                       | _  |
| Table 25. EM Rating factors (F(T))                         |    |
| Table 26. Maximum allowed DC current                       |    |
| Table 27. Maximum allowed DC current density for PO        |    |
| Table 28. Maximum allowed AC peak current for metal layers |    |
| Table 29. Maximum allowed AC current RMS                   |    |
| Table 30. Conductors                                       | 32 |
| Table 31. Vias                                             | 32 |
| Table 32. Dielectrics                                      |    |
| Table 33. Revision History                                 | 34 |





#### **LIST OF FIGURES**

| Figure 1. Definitions of layout geometrical terminology     | 9  |
|-------------------------------------------------------------|----|
| Figure 2. AND and OR operations                             | 10 |
| Figure 3. Butting                                           | 10 |
| Figure 4. INSIDE                                            | 10 |
| Figure 5. OUTSIDE                                           | 10 |
| Figure 6. NWELL Rules                                       | 11 |
| Figure 7. DNW Rules                                         | 12 |
| Figure 8.DIFF Rule                                          | 13 |
| Figure 9. NIMP, PIMP Rules                                  | 14 |
| Figure 10. DIFF_18 Rules                                    | 15 |
| Figure 11. SBLK Rules                                       | 16 |
| Figure 12. M1 Rules                                         | 19 |
| Figure 13. MX Rules                                         | 20 |
| Figure 14. MT Rules                                         | 21 |
| Figure 15. MRDL Rules                                       | 22 |
| Figure 16. CO Rules                                         | 23 |
| Figure 17. VIAX Rules                                       | 24 |
| Figure 18. VIAT Rules                                       | 25 |
| Figure 19. VIARDL Rules                                     | 26 |
| Figure 20. HVTIMP, LVTIMP Rules                             | 26 |
| Figure 21. PAD (a. Wire-bond opening, b. Flip-Chip opening) | 27 |
| Figure 22. Flip-Chip opening structure                      |    |
| Figure 23. Fill Rules                                       | 29 |
| Figure 24. Process Description                              | 33 |



#### 1. Introduction

This document is the part of SAED\_EDK32/28 Educational Design Kit documentation. These design rules are free from intellectual property restrictions. It was considered to develop 32/28nm rules but sizes can be larger by 1-5% than in real processes to provide further portability of projects designed by this design rules to real processes (TSMC 28nm or IBM 32/28nm).

As basis for layer names and design rules SAED 90nm process was used, which is based on MOSIS Scalable CMOS rules (SCMOS): <a href="http://www.mosis.com/Technicall/Designrules/scmos/scmos-main.html">http://www.mosis.com/Technicall/Designrules/scmos/scmos-main.html</a>. Some layers such as dummy, marking and text, have been added to the layer map. Design rule values for 32/28nm process are obtained by scaling available rules values and addition of known rules specific for 32/28nm. Also 32/28nm advanced rules supported by Synopsys IC Compiler Zroute router were added.



# 2. Layer Map

| Layer    | Data | Tape       | Drawing or         | Layer name in  | Layer Name     | Layer Name     |                                                                                                    |
|----------|------|------------|--------------------|----------------|----------------|----------------|----------------------------------------------------------------------------------------------------|
| #        | type | Out        | Composite          | Tech/Map File  | in DRC         | in LVS         | Layer usage description                                                                            |
|          |      | Layer      | Layer              | -              |                |                |                                                                                                    |
| 1        | 0    | YES        | Drawing            | NWELL          | NWELLi         | NWELLi         | NWELL                                                                                              |
| 2        | 0    | YES        | Drawing            | DNW            | DNWi           | DNWi           | Deep NWELL Active area, thin oxide for device, or                                                  |
| 3        | 0    | YES        | Drawing            | DIFF           | DIFFi          | DIFFi          | interconnection.                                                                                   |
| 3        | 10   | YES        | Drawing            | DDMY           | DDMYi          | DDMYi          | Dummy DIFF layer; must be added if there's DIFF density rule violation.                            |
| 4        | 0    | YES        | Drawing            | PIMP           | PIMPi          | PIMPi          | P+ source/drain ion implantation                                                                   |
| 5        | 0    | YES        | Drawing            | NIMP           | NIMPi          | NIMPi          | N+ source/drain ion implantation                                                                   |
| 6        | 0    | YES        | Drawing            | DIFF_18        | DIFF_18i       | DIFF_18i       | 1.8v thick oxide (second gate oxide)                                                               |
| 7        | 0    | YES        | Drawing            | PAD            | PADi           | PADi           | Pad opening                                                                                        |
| 8        | 0    | YES        | Drawing            | ESD            | ESD            | ESD            | Layer for DRC and logic operation to form ESD implant. Use "ESD" to cover high voltage tolerant IO |
| 9        | 0    | YES        | Drawing            | SBLK           | SBLKi          | SBLKi          | Resist protection oxide, non silicided area definition.                                            |
| 10       | 0    | YES        | Drawing            | РО             | POi            | POi            | Gate poly, poly-silicon                                                                            |
| 10       | 1    | YES        | Drawing            | PODMY          | PODMYi         | PODMYi         | Dummy PO layer, must be added if there's PO density rule violation.                                |
| 11       | 0    | YES        | Drawing            | M1             | M1i            | M1i            | Melal1                                                                                             |
| 11       | 1    | YES        | Drawing            | M1DMY          | M1DMYi         | M1DMYi         | Dummy of metal1                                                                                    |
| 12       | 0    | YES        | Drawing            | M2             | M2i            | M2i            | Melal2                                                                                             |
| 12       | 1    | YES        | Drawing            | M2DMY          | M2DMYi         | M2DMYi         | Dummy of metal2                                                                                    |
| 13       | 0    | YES        | Drawing            | M3             | M3i            | M3i            | Melal3                                                                                             |
| 13       | 1    | YES        | Drawing            | M3DMY          | M3DMYi         | M3DMYi         | Dummy of metal3                                                                                    |
| 14       | 0    | YES        | Drawing            | M4             | M4i            | M4i            | Melal4                                                                                             |
| 14<br>15 | 0    | YES<br>YES | Drawing            | M4DMY<br>M5    | M4DMYi<br>M5i  | M4DMYi<br>M5i  | Dummy of metal4<br>Melal5                                                                          |
| 15       | 1    | YES        | Drawing<br>Drawing | M5DMY          | M5DMYi         | M5DMYi         | Dummy of metal5                                                                                    |
| 16       | 0    | YES        | Drawing            | M6             | M6i            | M6i            | Melal6                                                                                             |
| 16       | 1    | YES        | Drawing            | M6DMY          | M6DMYi         | M6DMYi         | Dummy of metal6                                                                                    |
| 17       | 0    | YES        | Drawing            | M7             | M7i            | M7i            | Melal7                                                                                             |
| 17       | 1    | YES        | Drawing            | M7DMY          | M7DMYi         | M7DMYi         | Dummy of metal7                                                                                    |
| 18       | 0    | YES        | Drawing            | M8             | M8i            | M8i            | Melal8                                                                                             |
| 18       | 1    | YES        | Drawing            | M8DMY          | M8DMYi         | M8DMYi         | Dummy of metal8                                                                                    |
| 19       | 0    | YES        | Drawing            | M9             | M9i            | M9i            | Melal9                                                                                             |
| 19       | 1    | YES        | Drawing            | M9DMY          | M9DMYi         | M9DMYi         | Dummy of metal9                                                                                    |
| 20       | 0    | YES        | Drawing            | CO             | COi            | COi            | Contact                                                                                            |
| 21       | 0    | YES        | Drawing            | VIA1           | VIA1i          | VIA1i          | Via12                                                                                              |
| 22       | 0    | YES        | Drawing            | VIA2           | VIA2i          | VIA2i          | Via23                                                                                              |
| 23       | 0    | YES        | Drawing            | VIA3           | VIA3i          | VIA3i          | Via34                                                                                              |
| 24<br>25 | 0    | YES<br>YES | Drawing            | VIA4<br>VIA5   | VIA4i<br>VIA5i | VIA4i<br>VIA5i | Via45                                                                                              |
| 26       | 0    | YES        | Drawing<br>Drawing | VIA5<br>VIA6   | VIASI<br>VIA6i | VIASI<br>VIA6i | Via56<br>Via67                                                                                     |
| 27       | 0    | YES        | Drawing            | VIA6<br>VIA7   | VIA6I<br>VIA7i | VIA6I<br>VIA7i | Viao7<br>Via78                                                                                     |
| 28       | 0    | YES        | Drawing            | VIA7           | VIA71          | VIA71          | Via76<br>Via89                                                                                     |
| 29       | 0    | YES        | Drawing            | HVTIMP         | HVTIMPi        | HVTIMPi        | Implant layer for hvt nmos/pmos drawing                                                            |
| 30       | 0    | YES        | Drawing            | LVTIMP         | LVTIMPi        | LVTIMPi        | Implant layer for lvt nmos/pmos drawing                                                            |
| 31       | 0    | NO         | Drawing            | M1PIN          | M1PIN          | M1PIN          | Metal1 text layer                                                                                  |
| 32       | 0    | NO         | Drawing            | M2PIN          | M2PIN          | M2PIN          | Metal2 text layer                                                                                  |
| 33       | 0    | NO         | Drawing            | M3PIN          | M3PIN          | M3PIN          | Metal3 text layer                                                                                  |
| 34       | 0    | NO         | Drawing            | M4PIN          | M4PIN          | M4PIN          | Metal4 text layer                                                                                  |
| 35       | 0    | NO         | Drawing            | M5PIN          | M5PIN          | M5PIN          | Metal5 text layer                                                                                  |
| 36       | 0    | NO         | Drawing            | M6PIN          | M6PIN          | M6PIN          | Metal6 text layer                                                                                  |
| 37<br>38 | 0    | NO<br>NO   | Drawing            | M7PIN          | M7PIN          | M7PIN          | Metal? text layer                                                                                  |
| 38       | 0    | NO         | Drawing<br>Drawing | M8PIN<br>M9PIN | M8PIN<br>M9PIN | M8PIN<br>M9PIN | Metal8 text layer Metal9 text layer                                                                |
| 40       | 0    | NO         | N/A                | IVIOI IIV      | IVIOI IIV      | IVIOI IIV      | Reserved layer.                                                                                    |
| 41       | 0    | YES        | Drawing            | MRDL           | MRDL           | MRDL           | Redistributional Layer                                                                             |
| 42       | 0    | YES        | Drawing            | VIARDL         | VIARDL         | VIARDL         | M9 to MRDL VIA                                                                                     |
| 43       | 0    | NO         | Drawing            | MRPIN          | MRPIN          | MRPIN          | MRDL text layer                                                                                    |
|          |      |            |                    |                |                |                |                                                                                                    |



| Layer<br># | Data<br>type | Tape<br>Out<br>Layer | Drawing or<br>Composite<br>Layer | Layer name in<br>Tech/Map File | Layer Name in DRC | Layer Name in LVS | Layer usage description                                                                                                   |
|------------|--------------|----------------------|----------------------------------|--------------------------------|-------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------|
| 44<br>45   | 0            | NO<br>NO             | Drawing<br>N/A                   | HOTNWL                         | HOTNWLi           | HOTNWLi           | Hot NWELL marking layer for DRC. Use<br>"HOTNWL" to cover hot-NWEL width.  Reserved layer.                                |
| 46         | 0            | NO                   | Drawing                          | DIOD                           | DIODi             | DIODi             | Diode marking layer for LVS. Cover P+DIFF for P+/NWELL diode, N+DIFF for N+/PWELL diode, and NWELL for NWELL/PWELL diode. |
| 47         | 0            | NO                   | Drawing                          | BJTMARK                        | BJTMARKi          | BJTMARKi          | BJT marking layer to cover BJT device for analog layout rules.                                                            |
| 48         | 0            | NO                   | Drawing                          | RNW                            | RNWi              | RNWi              | NWELL resistor marking layer for DRC and LVS.                                                                             |
| 49         | 0            | NO                   | Drawing                          | RMARK                          | RMAR i            | RMARKi            | Resistor marking layer for LVS. The cutting edge of RPOLY over PO/DIFF determines W/L of resistors.                       |
| 50         | 0            | NO                   | Drawing                          | prBoundary                     |                   |                   | prBoundary – P&R cell boundary                                                                                            |
| 51         | 0            | NO                   | Drawing                          | LOGO                           | LOGO              |                   | DRC dummy layer for product label and logo                                                                                |
| 52         | 0            | NO                   | Drawing                          | IP                             | IP                |                   | IP tagging text layer                                                                                                     |
| 53         | 0            | NO                   | Drawing                          | RM1                            | RM1i              | RM1i              | Metal1 resistor marking layer for LVS. The cutting edge of RM1 over metals determines W/L of metal resistors.             |
| 54         | 0            | NO                   | Drawing                          | RM2                            | RM2i              | RM2i              | Metal2 resistor marking layer for LVS. The cutting edge of RM2 over metals determines W/L of metal resistors.             |
| 55         | 0            | NO                   | Drawing                          | RM3                            | RM3i              | RM3i              | Metal3 resistor marking layer for LVS. The cutting edge of RM3 over metals determines W/L of metal resistors.             |
| 56         | 0            | NO                   | Drawing                          | RM4                            | RM4i              | RM4i              | Metal4 resistor marking layer for LVS. The cutting edge of RM4 over metals determines W/L of metal resistors.             |
| 57         | 0            | NO                   | Drawing                          | RM5                            | RM5i              | RM5i              | Metal5 resistor marking layer for LVS. The cutting edge of RM5 over metals determines W/L of metal resistors.             |
| 58         | 0            | NO                   | Drawing                          | RM6                            | RM6i              | RM6i              | Metal6 resistor marking layer for LVS. The cutting edge of RM6 over metals determines W/L of metal resistors.             |
| 59         | 0            | NO                   | Drawing                          | RM7                            | RM7i              | RM7i              | Metal7 resistor marking layer for LVS. The cutting edge of RM7 over metals determines W/L of metal resistors.             |
| 60         | 0            | NO                   | Drawing                          | RM8                            | RM8i              | RM8i              | Metal8 resistor marking layer for LVS. The cutting edge of RM8 over metals determines W/L of metal resistors.             |
| 61         | 0            | NO                   | Drawing                          | RM9                            | RM9i              | RM9i              | Metal9 resistor marking layer for LVS. The cutting edge of RM9 over metals determines W/L of metal resistors.             |
| 62         | 0            | NO                   | N/A                              |                                |                   |                   | Reserved layer.                                                                                                           |
| 63         | 0            | NO                   | N/A                              |                                |                   |                   | Reserved layer. Dummy layer to avoid dummy metal1                                                                         |
| 64         | 0            | NO                   | Drawing                          | DM1EXCL                        | DM1EXCLi          | -                 | insertion, used in dummy metal insertion utility.                                                                         |
| 65         | 0            | NO                   | Drawing                          | DM2EXCL                        | DM2EXCLi          | -                 | Dummy layer to avoid dummy metal2 insertion, used in dummy metal insertion utility.                                       |
| 66         | 0            | NO                   | Drawing                          | DM3EXCL                        | DM3EXCLi          | -                 | Dummy layer to avoid dummy metal3 insertion, used in dummy metal insertion utility.                                       |
| 67         | 0            | NO                   | Drawing                          | DM4EXCL                        | DM4EXCLi          | -                 | Dummy layer to avoid dummy metal4 insertion, used in dummy metal insertion utility.                                       |
| 68         | 0            | NO                   | Drawing                          | DM5EXCL                        | DM5EXCLi          | -                 | Dummy layer to avoid dummy metal5 insertion, used in dummy metal insertion utility.                                       |





| Layer<br># | Data<br>type | Tape<br>Out<br>Layer | Drawing or<br>Composite<br>Layer | Layer name in<br>Tech/Map File | Layer Name in DRC | Layer Name<br>in LVS | Layer usage description                                                             |
|------------|--------------|----------------------|----------------------------------|--------------------------------|-------------------|----------------------|-------------------------------------------------------------------------------------|
| 69         | 0            | NO                   | Drawing                          | DM6EXCL                        | DM6EXCLi          | -                    | Dummy layer to avoid dummy metal6 insertion, used in dummy metal insertion utility. |
| 70         | 0            | NO                   | Drawing                          | DM7EXCL                        | DM7EXCLi          | -                    | Dummy layer to avoid dummy metal7 insertion, used in dummy metal insertion utility. |
| 71         | 0            | NO                   | Drawing                          | DM8EXCL                        | DM8EXCLi          | -                    | Dummy layer to avoid dummy metal8 insertion, used in dummy metal insertion utility. |
| 72         | 0            | NO                   | Drawing                          | DM9EXCL                        | DM9EXCLi          | -                    | Dummy layer to avoid dummy metal9 insertion, used in dummy metal insertion utility. |
| 73         | 0            | NO                   | Drawing                          | DIFFEXCL                       | DIFF_FM           | -                    | Marking layer to avoid metal fill in metal fill deck                                |
| 74         | 0            | NO                   | Drawing                          | POEXCL                         | PO_FM             | -                    | Marking layer to avoid OD fill in OD fill deck                                      |
| 75         | 0            | YES                  | Drawing                          | DIFF_25                        | DIFF_25i          | DIFF_25i             | 2.5v thick oxide (second gate oxide)                                                |



# 3. Design Rules

### 3.1. Definitions

Definitions of basic layout rules terminology Is given in Table 1, and figures 1-6 below.

Table 1. Design Rules Terminology

| Rule #                 | Mark   | Rule description                                                                                                          |
|------------------------|--------|---------------------------------------------------------------------------------------------------------------------------|
| Enclosure              | а      | distance between inside of the edge of 1 <sup>st</sup> layer and outside of the edge of 2 <sup>nd</sup> layer             |
| Space                  | b      | distance between outside of the edge of 1 <sup>st</sup> layer and outside of the edge of 2 <sup>nd</sup> layer            |
| Overlap                | С      | distance between inside of the edge of 1 <sup>st</sup> layer and inside of the edge of 2 <sup>nd</sup> layer              |
| Width                  | d      | distance between inside parts of the same layer                                                                           |
| Extension              | е      | distance between inside of the edge of 1 <sup>st</sup> layer and outside of the edge of 2 <sup>nd</sup> layer             |
| Area                   | h*i    | production of objects width and height                                                                                    |
| Enclosed area          | f*g    | production of width and height of layer opening                                                                           |
| Parallel run<br>length | j (j1) | distance of cross-projection of two outside edges parallel to each other (running in parallel)                            |
| Span                   | k(k1)  | the dimension that is perpendicular to the layer's edge used to calculate parallel length to its neighboring metal shapes |



Figure 1. Definitions of layout geometrical terminology



In the definition of design rules layer Boolean operations (AND, OR, etc.) and their relationships is mentioned. The definitions of those are given below.



Figure 2. AND and OR operations



Some layers mentioned in the design rules are not process layers but are derived from process layers by Boolean operations. The used derived layers are:

IMP = PIMP or NIMP

NDIFF = DIFF and NIMP

PDIFF = DIFF and PIMP

N+Active = NDIFF and PWELL

P+Active = PDIFF and NWELL

ACTIVE = P+Active or N+Active

PTAP = PDIFF and PWELL

NTAP = NDIFF and NWELL

TAP = PTAP or NTAP

GATE = POLY and ACTIVE

NGATE = POLY and NACTIVE

PGATE = POLY and PACTIVE



### 3.2. General rules

Table 2. NWELL Rules

| Rule #    | Rule description                                     | μm   | Mark |
|-----------|------------------------------------------------------|------|------|
| NWELL.W.1 | Minimum width                                        | 0.23 | а    |
| NWELL.S.1 | Minimum spacing between wells at same potential      | 0.23 | b    |
| NWELL.S.2 | Minimum spacing between wells at different potential | 0.46 | С    |
| NWELL.A.1 | Minimum Area                                         | 0.45 | d    |
| NWELL.A.2 | Minimum Enclosed area                                | 0.45 | е    |



Figure 6. NWELL Rules



Table 3. Deep N Well (DNW) Rules

| Rule #  | Rule description                               | μ <b>m</b> | Mark |
|---------|------------------------------------------------|------------|------|
| DNW.W.1 | Minimum width                                  | 3          | а    |
| DNW.S.1 | Minimum spacing, DNW to DNW                    | 3.5        | b    |
| DNW.S.2 | Minimum spacing, DNW to unrelated NWELL        | 2.5        | С    |
| DNW.S.3 | Minimum spacing, external N+Active to DNW      | 1.5        | d    |
| DNW.S.4 | Minimum spacing, P+Active in NWELL to its DNW  | 1          | е    |
| DNW.E.1 | Minimum enclosure, N+Active by isolated P-well | 0.7        | f    |
| DNW.E.2 | Minimum enclosure, NWELL beyond DNW edge       | 1          | g    |
| DNW.O.1 | Minimum overlap, NWELL over DNW edge           | 0.4        | h    |





Table 4. DIFF Rules

| Rule #   | Rule description                                                 | μm    | Mark |
|----------|------------------------------------------------------------------|-------|------|
| DIFF.W.1 | Minimum width                                                    | 0.044 | а    |
| DIFF.W.2 | Minimum space when span on at least one side is > 0.090 μm       | 0.055 | b    |
|          | (for run length $> 0.100 \mu m$ ).                               |       |      |
| DIFF.W.3 | Minimum space when span on at least one side is $> 0.150 \mu m$  | 0.065 | b    |
|          | (for run length > 0.100 μm).                                     |       |      |
| DIFF.W.4 | Minimum channel width                                            | 0.1   | С    |
| DIFF.W.5 | Maximum channel width                                            | 3.5   | d    |
| DIFF.S.1 | Minimum spacing                                                  | 0.05  | е    |
| DIFF.S.2 | Minimum spacing if width >= 0.1                                  | 0.07  | е    |
| DIFF.S.3 | Minimum spacing to DIFF_18                                       | 0.15  | f    |
| DIFF.S.4 | Minimum spacing to DIFF_25                                       | 0.15  | g    |
| DIFF.S.5 | Minimum spacing of edge with span <= 0.080 μm                    | 0.07  | h    |
| DIFF.S.6 | Minimum spacing of edge with 0.080 < span <= 0.150 μm            | 0.08  | h    |
| DIFF.S.7 | Minimum spacing of edge with span > 0.150 μm                     | 0.085 | h    |
| DIFF.E.1 | Source/drain active to well edge (min enclosure by well)         | 0.065 | i    |
| DIFF.E.2 | Substrate/well contact diff to well edge (min enclosure by well) | 0.07  | j    |
| DIFF.A.1 | Minimum area                                                     | 0.02  | k    |
| DIFF.A.2 | Minimum enclosed area                                            | 0.03  | Ī    |
| DIFF.B.1 | DIFF w/o IMP is not allowed                                      | -     |      |







Figure 8.DIFF Rule



Table 5. NIMP Rules

| Rule #               | Rule description                   | μ <b>m</b> | Mark |
|----------------------|------------------------------------|------------|------|
| NIMP.W.1             | Minimum width                      | 0.102      | а    |
| NIMP.E.1             | Enclosure of N+Active              | 0.05       | b    |
| NIMP.E.2             | Enclosure of NTAP                  | 0.02       | С    |
| NIMP.E.3             | Poly enclosure                     | 0.065      | d    |
| NIMP.S.1<br>NIMP.S.2 | Minimum space                      | 0.17       | е    |
| NIMP.S.2             | Minimum space to butted P+Active   | 0          | f    |
| NIMP.S.3             | Minimum space to P+Active in NWELL | 0.05       | g    |
| NIMP.O.1             | Minimum active overlap             | 0.05       | h    |

Table 6. PIMP Rules

| Rule #   | Rule description                   | μ <b>m</b> | Mark |
|----------|------------------------------------|------------|------|
| PIMP.W.1 | Minimum width                      | 0.102      | а    |
| PIMP.E.1 | Enclosure of P+Active              | 0.05       | b    |
| PIMP.E.2 | Enclosure of PTAP                  | 0.02       | С    |
| PIMP.E.3 | Poly enclosure                     | 0.065      | d    |
| PIMP.S.1 | Minimum space                      | 0.17       | е    |
| PIMP.S.2 | Minimum space to butted N+Active   | 0          | f    |
| PIMP.S.3 | Minimum space to N+Active in PWELL | 0.05       | g    |
| PIMP.O.1 | Minimum active overlap             | 0.05       | h    |



Note: The same rules apply to NIMP reversed.

Figure 9. NIMP, PIMP Rules



Table 7. DIFF\_18 Rules

| Rule #      | Rule description               | μ <b>m</b> | Mark |
|-------------|--------------------------------|------------|------|
| DIFF_18.W.1 | Minimum width                  | 0.33       | а    |
| DIFF_18.S.1 | Minimum spacing                | 0.33       | b    |
| DIFF_18.S.2 | Minimum space to external DIFF | 0.15       | С    |
| DIFF_18.E.1 | Minimum DIFF enclosure         | 0.15       | d    |
| DIFF_18.A.1 | Minimum area                   | 0.40       | е    |
| DIFF_18.A.2 | Minimum enclosed area          | 0.40       | f    |

Table 8. DIFF\_25 Rules

| Rule #      | Rule description               | μ <b>m</b> | Mark |
|-------------|--------------------------------|------------|------|
| DIFF_25.W.1 | Minimum width                  | 0.33       | а    |
| DIFF_25.S.1 | Minimum Spacing                | 0.33       | b    |
| DIFF_25.S.2 | Minimum space to external DIFF | 0.15       | С    |
| DIFF_25.E.1 | Minimum DIFF enclosure         | 0.15       | d    |
| DIFF_25.A.1 | Minimum area                   | 0.40       | е    |
| DIFF_25.A.2 | Minimum enclosed area          | 0.40       | f    |



Note: The same rules apply to DIFF\_25

Figure 10. DIFF\_18 Rules



Table 9. SBLK Rules

| Rule #   | Rule description                                                   | μm   | Mark |
|----------|--------------------------------------------------------------------|------|------|
| SBLK.W.1 | Minimum SBLK width                                                 | 0.33 | а    |
| SBLK.S.1 | Minimum SBLK spacing                                               | 0.33 | b    |
| SBLK.S.2 | Minimum spacing, SBLK to contact (no contacts allowed inside SBLK) | 0.13 | С    |
| SBLK.S.3 | Minimum spacing, SBLK to external diff                             | 0.18 | d    |
| SBLK.S.4 | Minimum spacing, SBLK to external poly                             | 0.3  | е    |
| SBLK.S.5 | Minimum spacing of poly resistors (in a single SBLK region)        | 0.3  | f    |
| SBLK.S.6 | Minimum spacing, SBLK to poly (in a single active region)          | 0.4  | g    |
| SBLK.W.2 | Minimum poly within unsalicided resistor                           | 0.4  | h    |
| SBLK.O.1 | Minimum SBLK extension of poly or active                           | 0.18 | i    |
| SBLK.O.2 | Minimum poly extension of SBLK                                     | 0.18 | j    |



Figure 11. SBLK Rules



### Table 10. PO Rules

| Rule #   | Rule description                                                            | μm         | Mark |
|----------|-----------------------------------------------------------------------------|------------|------|
| PO.W.1   | Minimum width                                                               | 0.03       | а    |
| PO.W.2   | Minimum width of horizontal drawn rectangular or L-shape PO                 | 0.04       | b    |
| PO.W.3   | Minimum width of horizontal drawn PO (except rectangular or L-shape PO)     | 0.064      | С    |
| PO.W.4   | Minimum poly width in a thick oxide gate                                    | 0.3        | -    |
| PO.W.5   |                                                                             | 0.03 0.035 | -    |
|          | Exact channel length when channel length ≤ 0.1                              | 0.04 0.045 |      |
|          | Exact charmer length when charmer length = 0.1                              | 0.05 0.06  |      |
|          |                                                                             | 0.08 0.1   |      |
| PO.S.1   | Minimum spacing over field                                                  | 0.1        | d    |
| PO.S.2   | Gate must be surrounded by PO from both sides with exact spacing            | 0.122      | е    |
| PO.S.3   | Minimum spacing of edge with span > 0.1 μm, parallel runlength > 0.1μm      | 0.125      | f    |
| PO.S.4   | Minimum space of PO inner vertex to DIFF of the same MOS                    | 0.035      | g    |
| PO.S.6   | Minimum space of PO to DIFF                                                 | 0.02       | h    |
| PO.S.7   | Minimum space of PO to DIFF with width<0.08 μm, parallel runlength > 0.1 μm | 0.035      | i    |
| PO.EX.1  | Minimum gate extension of active (end cap)                                  | 0.06       | k    |
| PO.EX.2  | Minimum gate (width > 0.06) extension of active                             | 0.08       | k    |
| PO.EX.3  | Minimum active extension of gate                                            | 0.085      |      |
| PO.G.1   | 45 degree and 90 degree bent gates are not allowed                          | -          | -    |
| PO.A.1   | Minimum area (μm²)                                                          | 0.012      | m    |
| PO.A.2   | Maximum Gate area (μm²)                                                     | 40         | n    |
| PO.EX.R1 | Recommended minimum gate extension of active (end cap)                      | 0.07       |      |





Figure 12 PO Rules



Table 11. M1 Rules

| Rule #   | Rule de                                                                     | scription                                           | μm    | Mark |
|----------|-----------------------------------------------------------------------------|-----------------------------------------------------|-------|------|
| M1.W.1   | Minimum width                                                               |                                                     | 0.05  | а    |
| M1.W.2   | Maximum width                                                               |                                                     | 5     | b    |
| M1.S.1   | Minimum spacing                                                             |                                                     | 0.05  | С    |
| M1.S.2   | Minimum spacing when either n                                               | netal line is wider than 0.15 μm                    | 0.055 | d    |
|          | Minimum spacing depending on their parallel run length metal width          | metal width of one of lines and parallel run length |       | е    |
| M1.S.2.1 | > 0.15µm                                                                    | > 0.15μm                                            | 0.06  | e1   |
| M1.S.2.2 | > 0.3µm                                                                     | > 0.3µm                                             | 0.1   | e2   |
| M1.S.2.3 | > 1.5µm                                                                     | > 1.5µm                                             | 0.5   | e3   |
| M1.S.2.4 | > 3µm                                                                       | > 3µm                                               | 0.6   | e4   |
| M1.S.3   | Minimum spacing of M1 with span >= 0.1 μm with parallel run length > 0.2 μm |                                                     | 0.060 | f    |
| M1.S.4   | Minimum spacing of M1 with sp<br>length > 0.3μm                             | an > 0.3 μm with parallel run                       | 0.075 | f    |
| M1.S.5   | Minimum spacing to neighboring VIA1                                         |                                                     | 80.0  | g    |
| M1.A.1   | Minimum area                                                                |                                                     | 0.01  | h    |
| M1.A.2   | Minimum enclosed area                                                       |                                                     | 0.2   | i    |



Figure 12. M1 Rules



Table 12. MX Rules, where X=2...T-1

| Rule #   | Rule d                                                                   | escription                    | μm    | Mark |
|----------|--------------------------------------------------------------------------|-------------------------------|-------|------|
| MX.W.1   | Minimum width                                                            |                               | 0.056 | а    |
| MX.W.2   | Maximum width                                                            |                               | 5     | b    |
| MX.S.1   | Minimum spacing                                                          |                               | 0.056 | С    |
| MX.S.2   | Minimum spacing when eith 0.15 μm                                        | er metal line is wider than   | 0.06  | d    |
| MX.S.3   | Minimum spacing dependin lines and their parallel run le metal width (c) | <b>-</b>                      |       | е    |
| MX.S.3.1 | ≥ 0.15µm                                                                 | ≥ 0.15µm                      | 0.064 | e1   |
| MX.S.3.2 | ≥ 0.3μm                                                                  | ≥ 0.3μm                       | 0.11  | e2   |
| MX.S.3.4 | ≥ 1.5µm                                                                  | ≥ 1.5µm                       | 0.6   | e3   |
| MX.S.3.5 | ≥ 3µm                                                                    | ≥ 3µm                         | 0.7   | e4   |
| MX.S.4   | Minimum spacing of MX wit run length > 0.2 μm                            | h span > 0.1 μm with parallel | 0.12  | f    |
| MX.S.5   | Minimum spacing of MX wit run length > 0.3 μm                            | h span > 0.3 μm with parallel | 0.14  | f    |
| MX.S.6   | Minimum spacing to neighboring VIA1 or VIAx                              |                               | 0.08  | g    |
| MX.A.1   | Minimum area                                                             |                               | 0.016 | h    |
| MX.A.2   | Minimum enclosed area                                                    |                               | 0.2   | i    |



Figure 13. MX Rules



Table 13. MT Rules

| Rule # | Rule description                                                                                     | μm    | Mark |
|--------|------------------------------------------------------------------------------------------------------|-------|------|
| MT.W.1 | Minimum width                                                                                        | 0.16  | а    |
| MT.W.2 | Maximum width                                                                                        | 10    | b    |
| MT.S.1 | Minimum spacing                                                                                      | 0.16  | С    |
| MT.S.2 | Minimum spacing when either metal line is wider than 0.5 $\mu$ m, when parallel length > 0.5 $\mu$ m | 0.18  | d    |
| MT.S.3 | Minimum spacing when either metal line is wider than 1.7 $\mu$ m, when parallel length > 1.7 $\mu$ m | 0.5   | d    |
| MT.S.4 | Minimum spacing of MT with span > 0.3 μm with parallel run length > 0.4μm                            | 0.2   | е    |
| MT.S.5 | Minimum spacing of MT with span > 0.7 μm with parallel run length > 0.7μm                            | 0.24  | е    |
| MT.A.1 | Minimum area                                                                                         | 0.055 | f    |
| MT.A.2 | Minimum enclosed area                                                                                | 0.2   | g    |



Figure 14. MT Rules



Table 14. MRDL Rules

| Rule #   | Rule description | μ <b>m</b> | Mark |
|----------|------------------|------------|------|
| MRDL.W.1 | Minimum width    | 2          | а    |
| MRDL.W.2 | Maximum width    | 30         | b    |
| MRDL.S.1 | Minimum spacing  | 2          | С    |



Figure 15. MRDL Rules

Table 15. CO Rules

| Rule #  | Rule description                                                         | μm     | Mark |
|---------|--------------------------------------------------------------------------|--------|------|
| CO.W.1  | Exact contact size                                                       | 0.042  | а    |
| CO.S.1  | Minimum contact spacing                                                  | 0.05   | b    |
| CO.S.2  | Minimum space of (CO inside DIFF) to gate                                | 0.04   | С    |
| CO.S.3  | Minimum space of (CO inside DIFF) to gate (if gate width ≥ 0.1)          | 0.07   | С    |
| CO.S.4  | Minimum space of (CO inside PO) space to Active                          | 0.04   | d    |
| CO.S.5  | Minimum space of (CO inside DIFF) to PO inner vertex                     | 0.068  | е    |
| CO.S.6  | Minimum space of (CO inside PO) to DIFF inner vertex                     | 0.07   | f    |
| CO.S.7  | Exact space to gate                                                      | 0.04   | -    |
| CO.E.1  | Minimum enclosure by poly, if PO width < 0.042                           | -0.006 | g    |
| CO.E.2  | Minimum enclosure by poly, if PO 0.042 ≤ width ≤ 0.1                     | 0      | g    |
| CO.E.3  | Minimum enclosure by poly, if PO width > 0.1                             | 0.02   | g    |
| CO.E.4  | Minimum enclosure by poly, at least two opposite sides if PO width ≤ 0.1 | 0.034  | h    |
| CO.E.5  | Minimum enclosure by poly at least two opposite sides if PO width > 0.1  | 0.05   | h    |
| CO.E.6  | Minimum enclosure by DIFF                                                | 0.01   | i    |
| CO.E.7  | Minimum enclosure by DIFF at least two opposite sides                    | 0.02   | j    |
| CO.E.8  | Minimum butted diffusion IMP enclosure of S/D contact                    | 0.025  | k    |
| CO.E.9  | Minimum enclosure of any contact by M1 (CO outside M1 is not allowed)    | 0.002  | I    |
| CO.E.10 | Minimum enclosure of contact by M1 at end of line                        | 0.035  | I    |
| CO.S.5  | Minimum space to DIFF outer vertex (square check)                        | 0.018  | i    |
| CO.B.1  | CO must be fully covered by M1                                           | -      | -    |
| CO.B.2  | It is not allowed to place CO on gate                                    | -      | -    |





Figure 16. CO Rules



Table 16. VIAX Rules, where X=1..T-2

| Rule #     | Rule description                                                                             | μ <b>m</b> | Mark |
|------------|----------------------------------------------------------------------------------------------|------------|------|
| VIAX.W.1   | Exact length and width of square cut VIAx (VIAxSQ)                                           | 0.05       | а    |
| VIAX.W.2   | Exact length and width of large square cut VIAx(VIAxLG)                                      | 0.10       | b    |
| VIAX.W.3   | Exact length of rectangular cut VIAx (VIAxBAR)                                               | 0.10       | С    |
| VIAX.W.4   | Exact width of rectangular cut VIAx (VIAxBAR)                                                | 0.05       | d    |
| VIAX.S.1   | Minimum spacing of VIAxSQ to VIAxSQ                                                          | 0.07       | е    |
| VIAX.S.2   | Minimum spacing of VIAxSQ to VIAxBAR or VIAxLG                                               | 0.08       | f    |
| VIAX.S.3   | Minimum spacing of VIAxBAR or VIAxLG to VIAxBAR or VIAxLG                                    | 0.085      | g    |
| VIAX.E.1   | Minimum VIAx enclosure by MX and MX+1                                                        | 0.005      | h    |
| VIAX.E.2   | Minimum VIAx enclosure by MX and MX+1 at least two opposite sides if other two sides ≥ 0.005 | 0.03       | i    |
| VIAX.E.3   | Minimum rectangular VIAxBAR enclosure by MX and MX+1 at end of via                           | 0.005      | j    |
| VIAX.B.1   | When MX or MX+1 width >0.2um, it is a must to have redundant VIAs                            | _          | k    |
| VIAX.B.1.1 | At least one rectangular VIAx                                                                | -          | k1   |
| VIAX.B.1.2 | At least two square VIAx with spacing ≤ 0.15um                                               | -          | k2   |
| VIAX.B.1.3 | At least four square VIAx with spacing ≤ 0.7um                                               | -          | k3   |
| VIAX.B.2   | VIAx must be fully covered by MX and MX+1                                                    | -          | -    |



Figure 17. VIAX Rules



Table 17. VIAT Rules

| Rule #   | Rule description                                                                                             | μm    | Mark     |
|----------|--------------------------------------------------------------------------------------------------------------|-------|----------|
| VIAT.W.1 | Exact size                                                                                                   | 0.13  | а        |
| VIAT.S.1 | Minimum VIAT spacing                                                                                         | 0.12  | b        |
| VIAT.E.1 | Minimum VIAT enclosure by MT and MT-1                                                                        | 0.015 | С        |
| VIAT.E.2 | Minimum VIAT enclosure by MT and MT-1 at end of line                                                         | 0.03  | d        |
| VIAT.B.1 | Redundant VIAT when MX or MT width >0.49um, it is a must to have                                             | _     | е        |
| VIAT.B.T | <ol> <li>At least two VIAT with spacing ≤ 0.2um</li> <li>At least four VIAT with spacing ≤ 0.5um</li> </ol>  | _     | e1<br>e2 |
| VIAT.B.2 | Redundant VIAT when MX or MT width >0.7um, it is a must to have                                              | _     | f        |
|          | <ol> <li>At least four VIAT with spacing ≤ 0.2um</li> <li>At least nine VIAT with spacing ≤ 0.5um</li> </ol> |       | f1<br>f2 |
| VIAT.B.3 | VIAT must be placed orthogonal, rotation is not allowed                                                      | -     | -        |
| VIAT.B.4 | VIAT must be fully covered by MX and MX+1                                                                    | -     | -        |



Figure 18. VIAT Rules



Table 18. VIARDL Rules

| Rule #     | Rule description                 | μ <b>m</b> | Mark |
|------------|----------------------------------|------------|------|
| VIARDL.W.1 | Exact size                       | 2          | а    |
| VIARDL.S.1 | Minimum VIARDL spacing           | 2          | b    |
| VIARDL.E.1 | Minimum VIARDL enclosure by MRDL | 0.5        | С    |



Figure 19. VIARDL Rules

Table 19. HVTIMP Rules

| Rule #     | Rule description       | μ <b>m</b> | Mark |
|------------|------------------------|------------|------|
| HVTIMP.W.1 | Minimum width          | 0.15       | а    |
| HVTIMP.S.1 | Minimum spacing        | 0.15       | b    |
| HVTIMP.E.1 | Minimum enclosure      | 0.05       | С    |
| HVTIMP.B.1 | Point touch is allowed | -          | d    |

Table 20. LVTIMP Rules

| Rule #     | Rule description       | μ <b>m</b> | Mark |
|------------|------------------------|------------|------|
| LVTIMP.W.1 | Minimum width          | 0.15       | а    |
| LVTIMP.S.1 | Minimum spacing        | 0.15       | b    |
| LVTIMP.E.1 | Minimum enclosure      | 0.05       | С    |
| LVTIMP.B.1 | Point touch is allowed | -          | d    |



Figure 20. HVTIMP, LVTIMP Rules



Table 21. PAD Rules

| Rule #  | Rule description                                      | μm | Mark |
|---------|-------------------------------------------------------|----|------|
| PAD.W.1 | Minimum bonding passivation opening width             | 30 | а    |
| PAD.W.2 | Minimum bonding passivation opening length            | 70 | b    |
| PAD.W.3 | Minimum Flip-chip passivation opening (octagon) width | 50 | С    |
| PAD.E.1 | Pad metal enclose of passivation opening              | 1  | d    |
| PAD.S.1 | Minimum space                                         | 10 | е    |
| PAD.S.2 | Minimum pad metal spacing to unrelated metal          | 2  | f    |





b. Figure 21. PAD (a. Wire-bond opening, b. Flip-Chip opening)



Figure 22. Flip-Chip opening structure



#### 3.3. Antenna rules

Table 22. Antenna Rules

| Rule # Rule description              |                               | Minimum Ratio           |                        |  |
|--------------------------------------|-------------------------------|-------------------------|------------------------|--|
| PO.AN.1 Minimum poly Ratio           |                               | 250                     |                        |  |
| PO.AN.2 Minimum poly perimeter Ratio |                               | 500                     |                        |  |
| CO.AN.3                              | Minimum Area(CO) / Area(Gate) | 10                      |                        |  |
|                                      |                               | without effective diode | with effective diode   |  |
| M1.AN.1                              | Minimum M1 ratio              | 1000                    | (diode area)*400+40000 |  |
| MX.AN.1                              | MX.AN.1 Minimum MX ratio      |                         | (diode area)*400+40000 |  |
| VIAX.AN.1                            | Minimum ViaX ratio            | 20                      | (diode area)*200+1000  |  |

### 3.4. Density and fill rules

Table 23. Density Rules, where X=2...T-1

| Rule #    | Rule description                                                                                                                    |          | Rule           |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------|----------|----------------|
| DIFF.DN.1 | DIFF density in whole chip                                                                                                          | 2        | 20%            |
|           | , ,                                                                                                                                 | ≤ ≥      | 80%<br>15%     |
| DIFF.DN.1 | DIFF density over any 130 μm x 130 μm area (checked by stepping in 75 μm increments)                                                | <u>∠</u> | 85%            |
| PO.DN.1   | Poly density in whole chip                                                                                                          | ≥        | 15%            |
| PO.DN. I  | Poly defisity in whole chip                                                                                                         | ≤        | 40%            |
| M1.DN.1   | Minimum metal density over any 130 μm x 130 μm area (checked by stepping in 75 μm increments).                                      |          | 10%            |
| M1.DN.2   | Maximum metal density over any 130 μm x 130 μm area (checked by stepping in 75 μm increments).                                      |          | 85%            |
| M1.DN.3   | Maximum difference between any 200 μm x 200 μm adjacent tiles (checked by stepping in 200 μm increments)                            |          | 30%            |
| MX.DN.1   | Minimum metal density over any 130 μm x 130 μm area (checked by stepping in 75 μm increments).                                      |          | 10%            |
| MX.DN.2   | Maximum metal density over any 130 μm x 130 μm area (checked by stepping in 75 μm increments).                                      |          | 85%            |
| M1.DN.3   | Maximum difference between any 200 μm x 200 μm adjacent tiles (checked by stepping in 200 μm increments)                            |          | 30%            |
| MT.DN.1   | Metal density range in whole chip                                                                                                   | 2        | 15% in 100x100 |
|           |                                                                                                                                     | ≤        | 60% in 200x200 |
| MT.DN.2   | Maximum metal density over any 130 μm x 130 μm area (checked by stepping in 75 μm increments). Bond pad is excluded from 90% check. | ≤        | 90%            |



Table 24. Fill Rules

| Rule           | Description                | μm   | Mark       |
|----------------|----------------------------|------|------------|
| FILL_WIDTH     | Tile width                 | 0.4  | W          |
| FILL_HEIGHT    | Tile height                | 0.7  | h          |
| FILL_SPACE     | Tile spacing to signal net | 0.18 | d          |
| SPACE_X/Y      | Tile spacing               | 0.3  | dt         |
| STAGGER_DIST   | Minimum stagger dist       | 0.2  | sd         |
| PATTERN_WIDTH  | Fill pattern width         | 1.1  | pattern _w |
| PATTERN_HEIGHT | Fill pattern height        | 0.9  | pattern _h |

$$Fill\ ratio = \frac{2 \cdot h \cdot w}{\text{pattern\_w} \cdot \text{pattern\_h}} = 0.49/0.9 = 0.54$$





#### 3.5. Electromigration rules

For DC operation electromigration rules are given by providing  $I_{max}$  maximum DC current allowed for conductor with width W. The value of  $I_{max}$  is given for  $110^{0}$  C temperature depending on layer width W, for other temperatures rating factors F(T) should be used to calculate  $I_{max}$ . For example for  $125^{0}$  C

 $I_{max}(125)=F(125)x\ I_{max}(110),$ 

Where F(125) is the rating factor for 125° C.

Table 25. EM Rating factors (F(T))

|            |      | Temperature (°C) |      |     |      |      |      |
|------------|------|------------------|------|-----|------|------|------|
| Layer(s)   | 95   | 100              | 105  | 110 | 115  | 120  | 125  |
| PO         | 1.19 | 1.1              | 1.05 | 1   | 0.93 | 0.89 | 0.76 |
| M1, MX, MT | 1.55 | 1.47             | 1.4  | 1   | 0.75 | 0.55 | 0.4  |
| MRDL       | 1.4  | 1.3              | 1.2  | 1   | 0.8  | 0.7  | 0.6  |

Table 26. Maximum allowed DC current

| Rule #    | Layer name | I <sub>max</sub> (mA) |
|-----------|------------|-----------------------|
| M1.EM.1   | M1         | 0.9 * (W×0.9-0.002)   |
| MX.EM.1   | MX         | 0.9 * (W×0.9-0.002)   |
| MT.EM.1   | MT         | 2 * (W×0.9-0.002)     |
| MRDL.EM.1 | MRDL       | 5 * (W×0.9-0.002)     |
| CO.EM.1   | CO         | 0.1 per contact       |
| VIAX.EM.1 | VIAX       | 0.04 per via          |
| VIAT.EM.1 | VIAT       | 0.08 per via          |

Table 27. Maximum allowed DC current density for PO

| Rule #  | Layer name       | J <sub>max</sub> (mA/μm) |
|---------|------------------|--------------------------|
| PO.EM.1 | PO (width ≤ 2μm) | 5                        |
| PO.EM.1 | PO (width > 2μm) | 3                        |

For reliability enhancement it is recommended to place VIAs more than it is required by rules.



For AC operation electromigration rules are given for metal layers as maximum allowed AC peak current ( $I_{peak} = max(|I(t)|)$ ) and as a root-mean-square of AC current  $I_{RMS}$  ( $I_{RMS} = \int_{0}^{t} I(t)^{2} dt$ 

 $\sqrt{\frac{\int_0^{\tau} I(t)^2 dt}{\tau}}$ ). The value of root-mean-square is given for 110°C, depending on layer width W, for other temperatures the temperature difference  $\Delta T$  should be used (for 110°C  $\Delta T$ =0, for 115°C  $\Delta T$ =5, etc.).

Table 28. Maximum allowed AC peak current for metal layers

| Rule #    | Layer name                | I <sub>peak</sub> (mA) |
|-----------|---------------------------|------------------------|
| PO.EM.1   | PO not SBLK (saliceded)   | 1.5 * (W×0.9-0.002)    |
| PO.EM.2   | PO and SBLK (unsaliceded) | 1 * (W×0.9-0.002)      |
| M1.EM.2   | M1                        | 18 * (W×0.9-0.002)     |
| MX.EM.2   | MX                        | 9 * (W×0.9-0.002)      |
| MT.EM.2   | MT                        | 20 * (W×0.9-0.002)     |
| MRDL.EM.3 | MRDL                      | 5 * (W×0.9-0.002)      |

Table 29. Maximum allowed AC current RMS

| Rule #    | Layer name                   | I <sub>RMS</sub> (mA)                                                        |
|-----------|------------------------------|------------------------------------------------------------------------------|
| PO.EM.3   | PO not SBLK<br>(saliceded)   | SQRT[ 0.1 *ΔT* W×0.9× (W×0.9+0.7)]                                           |
| PO.EM.4   | PO and SBLK<br>(unsaliceded) | SQRT[ 0.05 *ΔT* W×0.9× (W×0.9+1.4)]                                          |
| M1.EM.3   | M1                           | SQRT[ 13 *ΔT* (W×0.9-0.003) <sup>2</sup> × (W×0.9-0.003+0.2)/ (W×0.9-0.003)] |
| MX.EM.3   | MX                           | SQRT[ 2 *ΔT* (W×0.9-0.003) <sup>2</sup> × (W×0.9-0.003+0.2)/ (W×0.9-0.003)]  |
| MT.EM.3   | MT                           | SQRT[ 13 *ΔT* (W×0.9-0.003) <sup>2</sup> × (W×0.9-0.003+0.2)/ (W×0.9-0.003)] |
| MRDL.EM.3 | MRDL                         | SQRT[ 5 *ΔT* W×0.9 × (W×0.9+2) ]                                             |



### 3.6. Layer physical parameters

Table 30. Conductors

| Name | Sheet Resistance | Thickness (nm) |
|------|------------------|----------------|
| DIFF | 0.001            | 50             |
| PO   | 15               | 50             |
| M1   | 0.1              | 95             |
| M2   | 0.1              | 95             |
| M3   | 0.1              | 95             |
| M4   | 0.1              | 95             |
| M5   | 0.1              | 95             |
| M6   | 0.1              | 95             |
| M7   | 0.1              | 95             |
| M8   | 0.1              | 95             |
| M9   | 0.28             | 190            |
| MRDL | 0.35             | 280            |

Table 31. Vias

| Name      | Sheet Resistance (per cut) |
|-----------|----------------------------|
| CO (PO)   | 35                         |
| CO (DIFF) | 50                         |
| VIA1 SQ   | 1-0.5                      |
| VIA1 BAR  | 1.0                        |
| VIA1 LG   | 0.5                        |
| VIAX      | 0.5                        |
| VIAT      | 0.1                        |
| VIARDL    | 0.05                       |

Table 32. Dielectrics

| Name |     | Thickness (nm) |
|------|-----|----------------|
| GOX  | 3.9 | 1.5            |
| FOX  | 3.9 | 100            |
| D1   | 3.9 | 600            |
| D2   | 3.9 | 600            |
| D3   | 3.9 | 600            |
| D4   | 3.9 | 600            |
| D5   | 3.9 | 600            |
| D6   | 3.9 | 600            |
| D7   | 3.9 | 600            |
| D8   | 3.9 | 600            |
| D9   | 3.9 | 600            |
| PASS | 3.9 | 3000           |



#### 3.7. Cross section



Figure 24. Process Description



## 4. Revision History

Table 33. Revision History

| Revision | Date       | Change          |
|----------|------------|-----------------|
| A.1      | 28/02/2011 | Initial release |
|          |            |                 |