#### **UECS1013** Introduction to **Computer Organisation and Architecture**

#### **Components of a Computer**



#### **Computer Operations**

- Components of the processor :
- Arithmetic and Logical Unit (ALU)

  Made up of circuits that perform the arithmetic and logical execution within the processor
  - It has no internal storage accessible to a programmer.
  - Control Unit (CU)
  - It contains circuits that direct and coordinate proper sequence, interpret each instruction and apply the proper signals to the ALU and registers
  - - Registers are high speed temporary data storage area within the processor to support execution activities.

      Both instructions or data can be stored in registers for processing by the
    - ALU.
  - Bus
    - The bus is the interconnection lines used to transfer data between the various components. The data and address lines of the external memory bus are connected to the internal processor bus via MDR and MAR respectively. The **control lines** of the memory bus are connected to the Instruction decoder and control logic block.

#### **Computer Operations**

- Special Registers
  - The Instruction Register (IR) holds the instruction that is currently being executed. Its output is available to the control unit, which generates the timing signals that control the various processing elements involved in executing the instruction.
  - The Program Counter (PC) contains the memory address of the next instruction to be fetched and executed.
  - The Memory Address Register (MAR) holds the address of the main memory location to be accessed.
  - The Memory Data Register (MDR) contains the data to be written into or read out of the addressed main memory location.

#### **Computer Operation**

- To perform a task, a program consisting of a list of instructions is stored in the memory.
  - Data to be used as operands are also stored in the memory.
- To execute a program, the processor fetches one instruction at a time from the memory, and performs the operations.
- Notes: The details of these operations are hidden to an assembly language programmer
- How is an instruction executed?





#### Fetch Cycle

· In the Fetch cycle, the instruction is fetched from the memory location pointed to by the *Program Counter* (PC) into the *instruction* register (IR). The processor keeps track of the address of the memory location containing the next instruction to be fetched using the PC.

 $\mathsf{IR} \leftarrow [\mathsf{PC}]$ 

can be further broken down as:

MAR ← PC MDR ← [MAR] ← MDR IR

Assuming a byte-addressable machine and each instruction comprises 4 bytes, the Program Counter (PC) is updated as follows.

 $PC \leftarrow PC + 4$ 

This may be different for different processors. After fetching an instruction, the PC is updated to point to the next instruction.

#### **Execute Cycle**

- In the Execute Cycle, the instruction in IR is examined to determine which operation is to be performed
- Most of the operations needed to execute an instruction can be carried out by performing the following functions in some specified sequence.
  - Processor-memory data transfer between CPU and Main Memory
  - Processor I/O data transfer between CPU and I/O Module
  - Data Processing some arithmetic or logical operation on data
  - Control Alteration of sequence of instructions, e.g. jump/branch
  - Combination of the above
- After the execution of the current instruction is completed, a new instruction fetch may be started

#### **Example of Program Execution**

· Assume a particular computer system with the following instruction format:



Partial List of Opcodes

Internal CPU Register 0001 = Load AC from memory PC = Address of next instruction.

0010 = Store AC to memory 0101 = Add to AC from memory

IR = Instruction being executed AC = Temporary storage

Consider the following machine code (shown in hexadecimal) loaded to memory block 0x300

1940

5941

Assume that current value of the PC is 0x300 and the system men ory is <u>half-word</u> addressable (different from ARMS which is byte-addressable).

Instruction 1: 1940 AC ← [940]

# **Review Question** 3 0 0 P 1 9 4 0 IR

### First Instruction: Fetch Cycle:

- The PC contains 300 the address of the first instruction.
   This instruction ( the value 1940 in hex) is loaded into the instruction register, IR. The PC is incremented at the last step (updated value is shown only  $\frac{1}{2} \frac{1}{2} \frac{1}{2$
- in the right diagram). Note that this process would involve the use of a memory address register (MAR) and a memory buffer register (MBR). For simplicity, these intermediate registers are ignored.

#### Execute Cycle:

1. Decoding and executing the Instruction: The first 4 bits (first hex digit -1) in the IR indicate that the AC is to be loaded. The remaining 12 bits (three hex digit) specify the address (940) from which data are to be loaded  $$_{\rm 10}$$ 

**Review Question** All numbers are in Hex CPU Registe
3 0 0 PC Instruction 1: AC ← [940] <u>Instruction 2:</u> 5941 AC ←AC + [941] 940 0 0 0 3 941 0 0 0 2 Step 3 2<sup>nd</sup> Instruction: The next instruction (5941) is fetched from location 301 and the PC is incremented  $\,$ The old contents of the AC and the contents of location 941 are added and the result is stored in the AC.  $\,$ 

**Review Question** Instruction 1: 1940 AC ← [940] Instruction 2: AC ←AC + [941] Instruction 3: [941] ← AC 040 0 0 0 3 Instruction 3 - The next instruction (2941) is fetched from location 302 and the PC is incremented. The contents of the AC are stored in location 941.

#### **Extended Instruction Cycle**

- Some CISC processor may contain complicated instructions involving more than one memory reference.
- For example, PDP-11 processor have the following instruction: ADD B, A

Which performs the following operation [A]  $\leftarrow$  [A] + [B]

- For such processor, a <u>single</u> instruction cycle contains the following
  - 1. Fetch + Decode the instruction
  - 2. Read the contents of memory location A into the processor
  - Read the contents of memory location B into the processor (requires at least two registers for storing memory values)
  - 4. Add the two values
- Write the result from the processor to memory location A

## **Extended Instruction Cycle** Instruction Address Calculation (IAD): Determine the address of the next instruction. Without flow control: Add PC with a fixed number to point to the next address With flow control: Update PC with the effective address of the destination branch instruction Instruction Fetch (IF) Read instruction from its memory location into the processor

#### Instruction Cycle State Diagram



- - Instruction Operation Decoding (IOD):

    ✓ Analyze instruction to determine type of operation to be performed and
- Operand Address Calculation (OAC):
  - If the operation involves reference to an operand in the memory or available via I/O, then determine the address of the operand
- Operand Fetch (OF):
  - Fetch the operand from the memory or read it from I/O  $\,$

#### Instruction Cycle State Diagram



- ✓ OAD and OF may be repeated if the instruction contains multiple references to the memory (only applicable to CISC)
- Data Operation (DO):
  - Perform the operation indicated in the instruction
- Operand Store (OS):
  - Write the result into the memory or out to I/O

#### **INTERRUPTS**

#### **Interrupts**

- All computers provide a mechanism by which other modules (I/O, memory) may interrupt the normal processing of the CPU
- Different types of Interrupts:

| Туре                | Description                                                                                                                                              |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Program             | Generated by some condition when executing an instruction, e.g., arithmetic overflow, division by zero, illegal instruction, invalid memory access, etc. |
| Timer               | Generated by a timer within a processor to allow the operating system to perform certain functions on a regular basis.                                   |
| 1/0                 | Generated by an I/O controller to signal normal completion of an operation or to signal a variety of error conditions                                    |
| Hardware<br>Failure | Generated by a hardware failure such as power failure or memory parity error                                                                             |
|                     | ·                                                                                                                                                        |

#### **Increasing Processing Efficiency through Interrupts**

- One of the main function of interrupt is to improve processing efficiency when accessing external devices which are much slower than the CPU
- Avoid wasting large processing cycles to wait for slow devices to complete their tasks. For example, when transferring data to a printer using the original instruction scheme (without instruction cycle), the processor needs to remain idle while waiting for the printer to catch up  $\rightarrow$  delay by hundreds/thousands of



Sequence 1, 2 and 3 refer to the instructions not involving any I/O.

WRITE calls to a program that is a system utility that will perform the I/O operations

- Sequence 4 prepares for the actual I/O operation (e.g. copy output
- Sequence 4 prepares for the actual I/O operation (e.g. copy output data to a special buffer)

   I/O Command issues the actual I/O operation in the I/O Program, e.g., the actual printing

   Sequence 5 completes the operation in the I/O Program, e.g., setting a flag to indicate the success or failure of the operation.

# Program Timing: Short vs Long I/O Operations Long I/O Operations Short I/O Operation If the I/O operation is longer than the time to complete the (2), $\,$ the second WRITE command needs to wait until the first WRITE command completes. However, there is still a gain of efficiency









# Multiple Interrupts How should we handle multiple interrupts? Define priorities Low priority interrupts can be interrupted by higher priority interrupts When higher priority interrupt has been processed, processor returns to previous interrupt Communication ISR has a higher Interrupt Y has a higher priority priority than Printer ISR



#### What is a Bus?



- A communication pathway connecting two or more devices
- Grouped as a number of channels in one bus, e.g., 32 bit data bus is a 32 separate single bit channels. Each
- System bus: a bus that connects the major components (processor, memory, I/O).
- A computer system can deploy one or more system busses.
- A shared transmission medium. Therefore, only one device at a time can
- The lines in a bus can be categorized based on its function: data, address and control lines

#### **Control Lines**

- Identify the source or destination of data, e.g., CPU needs to read an instruction (data) from a given location in memory
- Bus width determines maximum memory capacity of system, e.g., 8080 has 16 bit address bus giving 64k address space.
- Transmit both the command and timing information between modules.
- Typical control lines:
  - Memory read/write: Specify if the current memory operation is read/write

  - I/O read/write: Specify if current I/O access is read/write
    Transfer ACK: indicates that data have been accepted from or placed on
  - Bus Request: indicates that a module wants to gain control of the bus
  - Bus grant: indicates that a module has been granted control of the bus
  - Interrupt request: indicates that an interrupt is pending
  - Interrupt ACK: Acknowledges that the pending interrupt has been recognized
  - Clock: Used to synchronize operations
  - Reset: Used to initialize all modules

#### Address and Data Lines

#### **Address Lines**

- Used the designate the source or destination of data on the data bus. Also used to address I/O ports
- Higher-order bits are used to select which I/O module.
- · Lower-order bits are used to specify the memory location or I/O port within the module
- For example: on a 8 bit address bus, one possible scheme is to use the most significant bit to select two different modules and the lower 7 bits to access the specific memory location or I/O ports where address 0xxxxxxx can be used to access the memory module with 128 words of memory, and address 1xxxxxxxcan be used to access devices that are attached to the I/O module

#### Data Lines

- Provide a path for moving data between system modules.
- The width of the bus determines how many bits can be transferred at a time  $\rightarrow$ affects the overall system performance. For example, if the width of the data line is doubled, the number of memory access will be reduced by half.

**Computer Modules** 

- All the units must be connected the bus
- Different type of connection for different type of unit





- Receives addresses
  Receives control signals
- Read Write
- Similar to memory from computer's viewpoint but also act to interface the peripherals and computer
  - Receive internal data from computer and send the data to peripherals.
  - Receive external data from peripheral and
- send data to computer Receive addresses from computer
  - e.g. port number to identify peripheral
- Receive control signals from compute Send control signals to peripherals
- e.g. spin disk
- Send interrupt signals (control)

#### **Computer Modules**



- Reads instruction and data
- · Writes out data (after processing)
- · Sends control signals to other units
- Receives (& acts on) interrupts

#### Multiple Bus Architecture

- Many device connected to a single bus leads to the following problem:
  - Greater propagation delay: caused by greater bus length to accommodate more devices. When control of the bus passes from one device to another frequently, the propagation delay can noticeably affect performance.
  - $\checkmark\,$  Aggregated data transfer may approach the capacity of the bus.
- To overcome this issue, most computer systems use multiple buses.



Buffers data transfers between the system bus and I/O controllers on the expansion bus

Insulates the memory-toprocessor traffic from I/O traffic

A traditional multi-bus architecture

#### Multiple Bus Architecture

- Traditional multiple bus architecture starts to break down when higher and higher performance is seen in I/O devices.
- Solution: The Messanine architecture builds a high-speed bus that is closely integrated with the rest of the system, requiring only a bridge between the processor's bus and high-speed bus
- Benefit: high-speed bus brings high-demand devices into close integration with the processor but at the same time is independent of the processor. Differences in processor and high-speed bus speeds are tolerated.



#### **Bus Design**

- **Type**: How the bus is organized: types of buses and their functions (address, instruction and data)
  - Dedicated
  - Multiplexed
- Arbitration Method: Determines which module takes control of the bus
  - Distributed
  - Centralized
- Timing: Refers to the way how events are coordinated on the bus.
  - Synchronous
  - Asynchronous
- Bus Width: How many bits can a bus transmit in a single transmission?
  - Address Data
- Data Transfer Type: Types of data transfers supported by the bus Read
- Write
- Read-modify-write
- Read-after-write
- Block

#### **Bus Types**

- Dedicated
  - Separate data and address lines
- Multiplexed
  - Time Multiplexing: address and data information are transmitted over the same set of lines.
  - Address Valid or Data Valid control line to indicate whether address or the data is being transmitted
  - Advantage
    - Fewer lines
  - Disadvantages
    - More complex control
    - · Ultimate performance

#### **Bus Arbitration**

- More than one module controlling the bus, e.g., CPU and DMA
- Only one module may control bus at one time  $\rightarrow$  need arbitration.
- There are two types of arbitration:
  - 1. Centralised Arbitration
    - Single hardware device controlling bus access: Bus Controller or Arbite
    - May be part of CPU or a separate module
  - 2. Distributed Arbitration
    - Each module may claim the bus
    - · Control logic on all modules

#### Synchronous Timing

- · Occurrence of events on the bus is determined by clock signals
- Control Bus includes clock line. A clock is a regular sequence of alternating 0s and 1s of equal duration. A single 1-0 transmission is referred to as one clock cycle or bus cycle and is used to define a time slot.
- Usually a single cycle for an event
- Usually sync on the rising clock edge. Note that some delay will be observed at the signals after the triggering clock edge.

Notes: Signals with a bar means that it is asserted (enabled) when it has a value of zero. For example,  $\overline{read}$  is enabled (signalling a read operation) only when it has a value of 0



#### **Asynchronous Timing**

The occurrence of events on a bus follows the and depends on the occurrence of a previous event.



- Processor issues the address and status signal.
- After the address and status stabilizes, the processor issue the read command (indicating valid address and status signals)
- The memory then decodes the address and responds by placing the data on the data line
- 4. Once the data is ready, the memory module asserts the acknowledge signal to signal
- After the processor reads the data from the data lines, the processor drops the **read**
- 6. After the read signal is dropped, the memory responds by dropping the data and acknowledge lines.

  7. After the acknowledge signal is dropped, the processor will then stop issuing the

#### **Asynchronous Timing**



- Processor issues the status, data and address signal.
- After the address and status stabilizes, the processor issue the write command (indicating valid address and status signals)
- The memory then decodes the address and responds by copying the data from the data
- 4. The memory then asserts the acknowledge line
- 5. The master drops the write signal
- 6. The memory drops the acknowledge signal.
- 7. The processor drop the data, address and status signals

#### Synchronous vs Asynchronous Timing

- · Synchronous Timing
  - Simpler to implement and test
  - Less flexible than asynchronous timing. All devices are tied to a fixed clock rate. Therefore, the system cannot take advantage of advances in device performance.
- · Asynchronous Timing
  - May deliver a better performance when a mixture of slow and fast devices, using older and newer technology share the bus at the cost of design complexity.

**Data Transfer Type** Address Data Address Write (multiplexed) Operation Read Write Read-modify-write operation (same address, to protect shared memory) Data Address Read (multiplexed) Operation Address Write Read Address Read-after-write operation (same address, for checking purposes) Data Write(non-multiplexed) Operation Address Data Data Block data Transfer Data Read (non-multiplexed) Operation

# ARITHMETIC LOGICAL UNIT (ALU)



```
Unsigned Multiplication

    Complex

· Strategy:
   - Work out partial product for each digit
   - Take care with place value (column)

    Add partial products

           1011 Multiplicand (11 in decimal)
         x 1 1 0 1 Multiplier (13 dec)
          1011 Partial products
         0 0 0 0 Note: if multiplier bit is 1 copy
       1011
                           multiplicand (place value)
   + 1011
                             otherwise zero
  10001111 Product (143 dec)
  Note: need double length result
```









#### **ALU: Multiplying Negative Numbers**

- This does not work!
- Solution 1
  - Convert to positive if required
  - Multiply as above
  - If signs were different, negate answer
- Solution 2
  - Booth's algorithm (not covered)

---

#### Floating Point Addition & Subtraction

- · Check for zeros
- Align significands (adjusting exponents)
- · Add or subtract significands
- Normalize result

Floating Point Addition & Subtraction

(1) Check for zero

(2) Align the exponent

(3) Add the significants (4) Normalize result (mantissa)

(4) Normalize result (mantissa)

(5) Add the significants (4) Normalize result (mantissa)

(6) Add the significants (4) Normalize result (mantissa)

(7) Add the significants (4) Normalize result (mantissa)

(8) Add the significants (4) Normalize result (mantissa)

(9) Add the significants (4) Normalize result (mantissa)

(1) Check for zero

(1) Check for zero

(2) Align the exponent

(3) Add the significants (4) Normalize result

(mantissa)

(4) Normalize result

(mantissa)

(Mantissa

#### Floating Point Multiplication / Division

- Check for zero
- Add/subtract exponents
- Multiply/divide significands (watch sign)
- Normalize
- Round
- All intermediate results should be in double length storage



