## en\_steer block (finish it up)

- In HW3 problem 1 you implemented a statemachine that was the "heart" of the enable steer block. However, it is not the entire **en\_steer** block.
- There where signals **diff\_gt\_15\_16** and **diff\_gt\_1\_4** and **diff\_gt\_min**. These where given as inputs. However you have to now make these signals. They are based on the difference and sum of the load cell inputs (coming from **A2D\_intf**).
- en\_steer waited for the rider to be on the Segway and have their weight evenly distributed for 1.34 seconds before enabling steering. This required the use of a 26-bit timer. Waiting for 2<sup>26</sup> clock cycles to be simulated in ModelSim will take far too long. We need to add the fast\_sim parameter toff en\_steer as well. When fast\_sim is asserted we will only wait for bits [14:0] of this timer to become full. fast\_sim should be a parameter passed down from the Segway.v level. You did something similar in HW5 to accelerate the integral term of the PID.
- The project spec did not originally specify **MIN\_RIDER\_WEIGHT**. It should be a **localparam** and should be set to 12'h200.

## Tweak the Integrators

- Inertial\_Integrator: From when you first implemented this there was a spec change. For the fusion correction there was a term fusion\_ptch\_offset that was set to either +512 or -512. This is being changed to +1024 or -1024.
- Integrator in PID. While the device is powered, but not authorized yet (pwr\_up not asserted) the motors are disabled but the PID math is still occurring. Meaning the integral term could be winding up (see video BadBehaviorSegway.mp4). We need to ensure integral term of PID is reset when ~pwr\_up.

## Modeling Id\_cell\_lft/Id\_cell\_rght for fullchip testbench



I provided a cheesy model of the A2D converter (ADC128S). I also gave you the SPI block within it (SPI\_ADC128S). However, for full chip simulation you will need a way to specify left and right load cell readings (and perhaps battery too) and have those translate into something that is accessed by your A2D\_Intf block (SPI bus).

This means someone on your team has to modify ADC128S or augment SPI\_ADC128S to create such a block that can be used as part of fullchip testing.

What needs to drive **nxt** into A2D\_Intf to force it to perform round robin readings? Really just any periodic signal that happens often enough but not too often. Hey, don't we get **vld** readings from the inertial sensor 200+ times a second.

## What Else

This document was just intended to cover some random miscellaneous things you need to do. Refer back to the project spec as that is the master document.

However, some of the main things that remain for you project team to do are:

- Finish any needed design blocks (**piezo** is only one we have not touched).
- Download Segway.v and flush out the fullchip DUT.
- Create your fullchip testbench (**Segway\_tb.v** is an optional shell you can use).
- Create a suite of tests to thoroughly wring out the design.
- Run the test suite and debug
- Create a synthesis script and synthesize the design to create a .vg netlist
- Be ready to demonstrate you can run at least one of your tests post synthesis.
- Do all this work on the Linux side. Project demos are done in B555 on linux. Fullchip simulations are long and vsim on the linux machines runs faster than ModelSim on the Windows machines. Synthesis and post synthesis simulation only runs on the linux machines anyway.
- Want to run from home? Discover mobaxterm and remote login to:
  best-tux.cae.wisc.edu