## A 180-MHz 0.8- $\mu$ m BiCMOS Modular Memory Family of DRAM and Multiport SRAM

Allan L. Silburt, Member, IEEE, Richard S. Phillips, Member, IEEE, G. F. Randall Gibson, Member, IEEE, Steven W. Wood, Member, IEEE, Armin G. Bluschke, Member, IEEE, James S. Fujimoto, Member, IEEE, Stephen P. Kornachuk, Member, IEEE, Benoit Nadeau-Dostie, Member, IEEE, Rajesh K. Verma, and Peter M. J. Diedrich, Member, IEEE,

Abstract—This paper describes a family of modular memories with a built-in self-test interface designed using a synchronous self-timed architecture. This approach is ideally suited to modular memories embedded within synchronous systems due to its simple boundary specification, excellent speed/power performance, and ease of modeling. The basic port design is self-contained and extensible to any number of ports sharing access to a commoncore cell array. The same design has been used to implement modular one-, two-, and four-port SRAM's and a one-port DRAM based on a four-transistor (4-T) cell. The latter provides a 45% core cell density improvement over the one-port SRAM. Nominal access and cycle times of 5.5 ns for 64-kb blocks have been shown for a 0.8-\mu m BiCMOS process with no memory process enhancements. System operation at 100 MHz has been demonstrated on a broad-band time-switch chip containing 96 kb of two-port SRAM.

## I. INTRODUCTION

ODULAR memory is an essential component of any digital IC design library. Telecommunications circuits make extensive use of embedded RAM in a wide variety of applications including processor data and microcode stores, time-switch cores, register files, elastic stores, buffers, finite state machine registers, and caches. The ability to create any memory size and configuration provides system designers with the power and flexibility required to optimize designs for custom applications. The availability of a multiport capability adds an additional dimension of flexibility that can often simplify a system design. Systems are further simplified when embedded memories present a synchronous interface in which a minimum number of timing-critical signals are presented at its boundary.

Thus, in developing the modular RAM family for a mixedsignal 0.8- $\mu$ m BiCMOS ASIC process technology [1], the following objectives were set out:

Manuscript received July 23, 1992; revised October 30, 1992.

IEEE Log Number 9206360.

TABLE I RAM FAMILY MODULARITY RANGE

| Parameter           | Min | Step | Max |
|---------------------|-----|------|-----|
| Words               | 16  | -    | 8k  |
| I/O Bits per Word   | 1   | 1    | 64  |
| Total Bits          | 16  | _    | 64k |
| Rows                | 8   | 2    | 256 |
| Columns             | 2   | 2    | 256 |
| Columns per I/O Bit | 2   | 2    | 32  |
| Row Address Bits    | 3   | 1    | 8   |
| Column Address Bits | 1   | 1    | 5   |

- Design an interface which would enable system designers to easily deploy embedded RAM's within a predominantly synchronous design environment in such a way that the system function and timing are easily predicted, implemented, and tested.
- Achieve 100-MHz worst-case system operation (4.5 V, 105°C) for a broad-band time switch containing 96K of two-port SRAM with memory power dissipation less than 500 mW.
- Create a reusable design with fine grain modularity up to a maximum 64K contiguous block size as specified in Table I.
- 4) Provide multiport functional capability (up to four ports).
- 5) Exploit the existing BiCMOS process technology, which has no memory enhancements in its flow, to yield a highdensity memory beyond that achievable with a standard six-transistor (6-T) cell.

These objectives were achieved using a synchronous self-timed design style. The result is a four-member family of DRAM and multiport SRAM built around 6-, 8-, and 12-transistor SRAM cells (for one-, two-, four-port functions) and a 4-T one-port DRAM cell. Each member has virtually identical schematics and is capable of operating at 5.5 ns or better nominal cycle times over the entire modularity range listed in Table I.

The achievement of a single, reusable design covering this broad range of size and functionality has not been previously reported. Previous works on modular memory such as [2]–[5] have not employed internal self-timing and thus do not have the simple synchronous interface presented here. Although other fixed-block-size, self-timed RAM's have been reported

0018-9200/93\$03.00 © 1993 IEEE

A. L. Silburt, G. F. R. Gibson, S. W. Wood, A. G. Bluschke, J. S. Fujimoto, S. P. Kornachuk, and B. Nadeau-Dostie are with Bell-Northern Research, Ottawa, Ont., K1Y 4H7, Canada.

R. S. Phillips is with Bayview Technologies Inc., Constance Bay, Ont., K0A 2M0, Canada.

R. K. Verma was with Bell-Northern Research, Ottawa, Ont., K1Y 4H7, Canada. He is now with ATI Technologies, Scarborough, Ont., M1W 3S2, Canada

P. M. J. Diedrich is with the Massachusetts Institute of Technology, Cambridge, MA 02139 on leave from Bell-Northern Research, Ottawa, Ont., K1Y 4H7, Canada.