# United States Patent [19]

## Nadeau-Dostie et al.

[11] Patent Number:

4,969,148

[45] Date of Patent:

Nov. 6, 1990

# [54] SERIAL TESTING TECHNIQUE FOR EMBEDDED MEMORIES

[75] Inventors: Benoit Nadeau-Dostie, Aylmer; Allan Silburt, Ottawa; Vinod K. Agarwal.

Brossard, all of Canada

[73] Assignee: Northern Telecom Limited, Montreal,

Canada

[21] Appl. No.: 319,979

[22] Filed: Mar. 7, 1989

371/22.3, 22.2, 22.1, 22.5, 22.6, 25.1, 27; 365/201

[56] References Cited

#### U.S. PATENT DOCUMENTS

| 4,481,627 | 11/1984 | Beauchesne | 371/21.1 |
|-----------|---------|------------|----------|
| 4,602,210 | 7/1986  | Fasang     | 371/22.3 |
| 4,670,877 | 6/1987  | Nishible   | 371/22.3 |
| 4,733,392 | 3/1988  | Yamaguchi  | 371/21.1 |

#### OTHER PUBLICATIONS

Y. You, et al., "A Self-Testing Dynamic RAM Chip", Proc. MIT Conf. on Advanced Research in VLSI, 1/1984, pp. 159-168.

B. Nadeau-Dostie, et al., "BIST for Embedded Register Files", BIST Workshop, Kiawah Island, Charleston, SC., U.S.A., 3/23/1988.

Z. Sun et al., "Self-Testing of Embedded RAM's", Proc. IEEE Int. Test Conf. 10/1984, pp. 148-156.

F. P. M. Beenker et al., "IEEE Design & Test", 12/1986, pp. 26-32.

Primary Examiner—Jerry Smith
Assistant Examiner—Robert W. Beausoliel
Attorney, Agent, or Firm—Philip W. Jones

#### [57] ABSTRACT

A testing circuit interfaces serially with the data path of an embedded memory circuit formed from at least one memory unit having separated data input and output lines and tandem addressing. Part of the testing circuit is a series of two-input multiplexer units which are adapted to be embedded on the same chip as the memory circuit. The outputs of the multiplexer units connect to a respective one of the data input lines of the memory circuit. Excepting the first bit position, a first input of each multiplexer unit is adapted to connect to the data output line of the adjacent bit position in the memory circuit. The second inputs of the multiplexer units are adapted to connect to the data bus of the chip. A further part of the testing circuit is a finite state machine which is adapted to connect to the first input of the multiplexer unit at the first bit position and to the data output line at the least bit position. During testing, the finite state machine actuates the multiplexer units to connect the first bits, and for each address outputs a series of test bits, shifts those bits through the addressed word by a series of read and write operations, and examines those bit after their passage through the addressed word for defects in the memory circuit at that address. The finite state machine may or may not be embedded on the same chip as the memory circuit.

## 9 Claims, 7 Drawing Sheets

