

#### US005323400A

# United States Patent [19]

## Agarwal et al.

[11] Patent Number:

5,323,400

[45] Date of Patent:

Jun. 21, 1994

[54] SCAN CELL FOR WEIGHTED RANDOM PATTERN GENERATION AND METHOD FOR ITS OPERATION

[75] Inventors: Vinod Agarwal, Brossard; Benoit

Nadeau-Dostie, Aylmer, both of Canada; Fidel Muradali, Tokyo,

Japan

[73] Assignee: Northern Telecom Limited, Montreal,

Canada

[21] Appl. No.: 756,703

[22] Filed: Sep. 9, 1991

[56] References Cited

### U.S. PATENT DOCUMENTS

| 4,366,393 | 12/1982 | Kasuya             | 371/22.3  |
|-----------|---------|--------------------|-----------|
| 4,687,988 | 8/1987  | Eichelberger et al | 324/73 AT |
| 4,688,223 | 8/1987  | Motika et al       | 371/27    |
| 4,745,355 | 5/1988  | Eichelberger et al | 324/73 R  |
| 5,043,988 | 8/1991  | Brglez et al       | 371/27    |

#### OTHER PUBLICATIONS

"Built-In Test for Complex Digital Integrated Cir-

cuits", Koneman et al, IEEE Journal of Solid State Circuits, vol. SC-15, No. 3, pp. 315-319, Jun. 1990. "A New Procedure for Weighted Random Built-In Self-Test", Muradali et al, Proceedings of the 1990 International Tsst Conference, (Paper 30.2, pp. 660-669), published Sep. 10, 1990.

Primary Examiner—Robert W. Beausoliel, Jr. Assistant Examiner—Phung M. Chung Attorney, Agent, or Firm—C. W. Junkin

#### [57] ABSTRACT

A scan cell comprises a flip-flop, a mode selector and a weighting network. The mode selector responds to a mode-select signal by selectively applying a circuit data input signal or a scan data input signal to a data input of the flip-flop. The weighting network responds to one logic state of a weight-select signal by applying a circuit data signal substantially identical to a scan data output signal appearing at a scan data output of the flip-flop to a circuit data output. The weighting network responds to another logic state of the weightselect signal by applying a circuit data output signal having a predetermined ratio of occurrences of one logic state to occurrences of another logic state to the circuit data output. The scan cell is used for generating weighted random patterns in scan chains for scan testing digital systems.

15 Claims, 4 Drawing Sheets

