

US006327684B1

# (12) United States Patent

Nadeau-Dostie et al.

# (10) Patent No.: US 6,327,684 B1

(45) Date of Patent: \*Dec. 4, 2001

# (54) METHOD OF TESTING AT-SPEED CIRCUITS HAVING ASYNCHRONOUS CLOCKS AND CONTROLLER FOR USE THEREWITH

(75) Inventors: Benoit Nadeau-Dostie, Aylmer; Naader

Hasani, Ottawa; Jean-François Coté,

Aylmer, all of (CA)

(73) Assignee: Logicvision, Inc., San Jose, CA (US)

(\*) Notice: Subject to any disclaimer, the term of this patent is extended or adjusted under 35

U.S.C. 154(b) by 0 days.

This patent is subject to a terminal dis-

claimer.

(21) Appl. No.: **09/309,827** 

(22) Filed: May 11, 1999

714/729, 731

### (56) References Cited

#### U.S. PATENT DOCUMENTS

| 5,008,618 | * | 4/1991  | Van Der Star    | 714/729  |
|-----------|---|---------|-----------------|----------|
| 5,349,587 |   | 9/1994  | Nadeau-Dostie . |          |
| 5,504,756 | * | 4/1996  | Kim et al       | 714/729  |
| 5,680,543 | * | 10/1997 | Bhawmik         | . 714/30 |
| 5,805,608 | * | 9/1998  | Baeg et al      | 714/726  |

| 6,115,827 | * | 9/2000  | Nadeau-Dostie et al | 713/503 |
|-----------|---|---------|---------------------|---------|
| 6,131,173 | * | 10/2000 | Meirlevede et al    | 714/726 |

#### OTHER PUBLICATIONS

IBM Technical Disclosure Bulletin, Nov. 1995, US vol. No.: 38, Issue No.: 11, p. No.: 499–500 Publication–Date: Nov. 1, 1995.\*

\* cited by examiner

Primary Examiner—Albert Decady Assistant Examiner—Joseph D. Torres (74) Attorney, Agent, or Firm—Sheridan Ross P.C.

## (57) ABSTRACT

A method of testing the core logic in a digital system, the method having a sequence of test operations including a shift-in operation in which a test stimulus is shifted into scanable memory elements in the core logic, a capture operation in which data in the memory elements is captured, and a shift-out operation in which captured data is shifted out of the core logic for analysis, comprises the improvement of, for each the test operation, concurrently enabling the domain clock of each clock domain in the core logic at the beginning of each test operation, performing the test operation in each domain and disabling the domain clock at the end of each test operation in each domain. The method allows all of the clock domains, including signal paths which traverse domain boundaries and/or have multi-cycle paths to be tested concurrently and at their respective functional clock rate of each clock.

## 31 Claims, 3 Drawing Sheets

