

US006442722B1

## (12) United States Patent

Nadeau-Dostie et al.

# (10) Patent No.: US 6,442,722 B1

(45) Date of Patent: Aug. 27, 2002

# (54) METHOD AND APPARATUS FOR TESTING CIRCUITS WITH MULTIPLE CLOCKS

(75) Inventors: Benoit Nadeau-Dostie, Aylmer (CA);

David P. Buck, San Francisco, CA

(US)

(73) Assignee: Logicvision, Inc., San Jose, CA (US)

(\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35

U.S.C. 154(b) by 0 days.

(21) Appl. No.: **09/430,686** 

(22) Filed: Oct. 29, 1999

#### (56) References Cited

#### U.S. PATENT DOCUMENTS

| 5,008,618 A | * | 4/1991  | Van Der Star        | 714/729  |
|-------------|---|---------|---------------------|----------|
| 5,173,904 A | * | 12/1992 | Daniels et al       | 714/729  |
| 5,349,587 A | * | 9/1994  | Nadeau-Dostie et al | 714/729  |
| 5,428,622 A | * | 6/1995  | Kuban et al         | 324/73.1 |
| 5,504,756 A | * | 4/1996  | Kim et al           | 324/73.1 |

(List continued on next page.)

## OTHER PUBLICATIONS

Crouch, A.L.; Mateja, M.; McLaurin, T.L.; Potter, J.C. and Tran, D.; The testability features of the 3rd generation ColdFire/sup (R)/ family of microprocessors; Motorola Inc., Austin, TX, USA; This paper appears in: Test Conference, 1999. Proceedings. Inte.\*

(List continued on next page.)

Primary Examiner—Albert Decady
Assistant Examiner—Joseph D. Torres

(74) Attorney, Agent, or Firm—Sheridan Ross P.C.

## (57) ABSTRACT

A method of testing a circuit having two or more clock domains at respective domain test clock rates and under control of a main test clock signal, the circuit having core logic, a plurality of scannable memory elements, each having a clock input, an input connected to an output of the core logic and/or an output connected to an input to the core logic, and configurable in scan mode in which the memory elements are connected to define one or more scan chains in each domain and in normal mode in which the memory elements are connected to the core logic in normal operational mode, the method comprising configuring the memory elements in scan mode; concurrently clocking a test stimulus into each scan chain of each clock domain including, for each clock domain having a domain test clock signal which is synchronous with respect to the main test clock signal, clocking the test stimulus at a shift clock rate derived from the main test clock signal and, for each clock domain having a domain test clock signal which is asynchronous with respect to the main test clock signal, clocking all but a predetermined number of bits of the test stimulus at a first domain shift clock rate derived from the main test clock signal followed by clocking the predetermined number of bits of the test stimulus at a second domain shift clock rate corresponding to the domain test clock rate; configuring the memory elements of each scan chain in normal mode in which the memory elements of each scan chain are interconnected by the core logic in the normal operational mode; clocking each memory element in each scan chain at its respective domain test clock rate for at least one clock cycle thereof; configuring the memory elements in scan mode; and clocking a test response pattern out of each of the scan chains at its respective domain shift clock rate during a respective scan-out interval, all respective scan-out intervals overlapping in time for a plurality of clock cycles at the highest of the respective clock rates.

### 34 Claims, 12 Drawing Sheets

