

US006457161B1

## (12) United States Patent

Nadeau-Dostie et al.

## (10) Patent No.: US 6,457,161 B1

(45) Date of Patent: Sep. 24, 2002

# (54) METHOD AND PROGRAM PRODUCT FOR MODELING CIRCUITS WITH LATCH BASED DESIGN

(76) Inventors: Benoit Nadeau-Dostie, 17 Croissant de

la Paix, Aylmer, Quebec (CA), J9H 3X7; Fadi Maamari, 1038 Camino Ricardo, San Jose, CA (US) 95125; Dwayne Burek, 5649 Le Fevre Dr., San Jose, CA (US) 05118

San Jose, CA (US) 95118

(\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35

U.S.C. 154(b) by 64 days.

(21) Appl. No.: **09/817,298** 

(22) Filed: Mar. 27, 2001

#### (56) References Cited

#### U.S. PATENT DOCUMENTS

| 3,783,254 A | 1/1974 | Eichelberger      |
|-------------|--------|-------------------|
| 5,619,511 A | 4/1997 | Sugisawa et al.   |
| 5,742,190 A | 4/1998 | Banik et al.      |
| 5,872,795 A | 2/1999 | Parvathala et al. |

#### OTHER PUBLICATIONS

E.B. Eichelberger et al, "Logic Design Structure for LSI Testability", The Proceedings of the 14th Design Automation Conference, 1977, pp. 462–468.

\* cited by examiner

Primary Examiner—Timothy P. Callahan Assistant Examiner—Cassandra Cox

(74) Attorney, Agent, or Firm—Eugene E. Proulx

(57) ABSTRACT

A method of and computer program product for modeling a logic circuit having combinational logic and latches, in which the latches are clocked by one of a first clock phase, a second clock phase or a pulse derived from the second clock phase, a subset of latches being scannable, comprises, for each latch in the logic circuit, associating the latch with one of the first and second clock phase; and when latch is associated with the first clock phase, modeling the latch as a buffer connected between the data input and output of latch; and when the latch is associated with the second clock phase, modeling the latch as an edge-triggered flip-flop having the same data input, data output and clock input as the latch.

### 25 Claims, 4 Drawing Sheets

