

US 20030110457A1

## (19) United States

## (12) Patent Application Publication (10) Pub. No.: US 2003/0110457 A1

Nadeau-Dostie et al.

Jun. 12, 2003 (43) Pub. Date:

METHOD AND PROGRAM PRODUCT FOR (54)DESIGNING HIERARCHICAL CIRCUIT FOR QUIESCENT CURRENT TESTING AND CIRCUIT PRODUCED THEREBY

Inventors: Benoit Nadeau-Dostie, Aylmer (CA); (76) Jean-Francois Cote, Chelsea (CA)

> Correspondence Address: LOGICVISION (CANADA), INC. 1525 CARLING AVENUE, SUITE 404 OTTAWA, ON K1Z 8R9 (CA)

10/011,128 Appl. No.: (21)

Dec. 10, 2001 (22)Filed:

## **Publication Classification**

U.S. Cl. ..... (52)

## **ABSTRACT** (57)

A method of designing integrated circuits having an hierarchical structure for quiescent current testing, and the circuit which results therefrom is disclosed. The method comprises analyzing each of one or more selected hierarchical blocks independently of other selected blocks identify any circuit states of each block which could result in elevated quiescent current levels during quiescent current testing of the circuit, the analysis beginning with blocks at a lowest level of hierarchy and proceeding in sequence through each level of design hierarchy to a highest level of hierarchy containing a top-level block; and calculating a fault coverage for each selected block.

