

US 20030115522A1

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2003/0115522 A1

Nadeau-Dostie et al.

Jun. 19, 2003 (43) Pub. Date:

#### METHOD AND PROGRAM PRODUCT FOR (54)DESIGNING HIERARCHICAL CIRCUIT FOR **QUIESCENT CURRENT TESTING**

Inventors: Benoit Nadeau-Dostie, Quebec (CA); (76) Dwayne Burek, San Jose, CA (US)

> Correspondence Address: LOGICVISION (CANADA), INC. 1525 CARLING AVENUE, SUITE 404 OTTAWA, ON K1Z 8R9 (CA)

Appl. No.: 10/015,751

Dec. 17, 2001 Filed:

### **Publication Classification**

U.S. Cl. 714/726

#### (57)**ABSTRACT**

A method of designing a circuit having at least one hierarchical block which requires block specific test patterns to facilitate quiescent current testing of the circuit, comprises, for each block, configuring the block and any embedded blocks located one level down in design hierarchy in quiescent current test mode in which input and output peripheral memory elements are configured in internal test mode and in external test mode, respectively; generating quiescent current test patterns which do not result in elevated quiescent current levels and which include a bit for all memory elements in the block and for any peripheral memory elements in any embedded blocks located one level down in design hierarchy; and, if the block contains embedded blocks, synchronizing the test pattern with a corresponding test pattern generated for embedded blocks so that test patterns loaded in scan chains in the block are consistent with test patterns loaded in scan chains in said embedded blocks.

