

### US006615392B1

# (12) United States Patent

Nadeau-Dostie et al.

# (10) Patent No.: US 6,615,392 B1

(45) Date of Patent: Sep. 2, 2003

# (54) HIERARCHICAL DESIGN AND TEST METHOD AND SYSTEM, PROGRAM PRODUCT EMBODYING THE METHOD AND INTEGRATED CIRCUIT PRODUCED THEREBY

(75) Inventors: Benoit Nadeau-Dostie, Aylmer (CA);
Dwayne Burek, San Jose, CA (US);
Jean-Francois Cote, Chelsea (CA);
Sonny Ngai San Shum, San Jose, CA
(US); Pierre Girouard, San Jose, CA
(US); Pierre Gauther, Aylmer (CA);

Sai Kennedy Vedantam, Saratoga, CA (US); Luc Romain, Aylmer (CA); Charles Bernard, Hollister, CA (US)

(73) Assignee: Logicvision, Inc., San Jose, CA (US)

(\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35

U.S.C. 154(b) by 384 days.

(21) Appl. No.: **09/626,877** 

(22) Filed: Jul. 27, 2000

| (51) | <b>Int. Cl.</b> <sup>7</sup> |                          |
|------|------------------------------|--------------------------|
| (52) | U.S. Cl                      |                          |
| (58) | Field of Search              |                          |
| , ,  |                              | 716/14, 12; 714/726, 728 |

# (56) References Cited

## U.S. PATENT DOCUMENTS

| 4,802,163 | A          |   | 1/1989  | Hirabayashi 371/15      |
|-----------|------------|---|---------|-------------------------|
| 5,067,091 | A          |   | 11/1991 | Nakazawa 364/490        |
| 5,323,400 | A          | * | 6/1994  | Agarwal et al 714/728   |
| 5,469,445 | A          | * | 11/1995 | Nicolaidis 714/726      |
| 5,477,548 | A          |   | 12/1995 | Beenker et al 371/22.3  |
| 5,638,380 | A          |   | 6/1997  | De 371/22.3             |
| 5,696,771 | A          |   | 12/1997 | Beausang et al 371/22.3 |
| 5,828,579 | A          |   | 10/1998 | Beausang 364/488        |
| 5,903,578 | A          |   | 5/1999  | De et al 371/22.31      |
| 5,949,692 | A          |   | 9/1999  | Beausang et al 364/491  |
| 6,292,929 | <b>B</b> 2 | * | 9/2001  | Scepanovic et al 716/14 |
| 6,378,093 | <b>B</b> 1 | * | 4/2002  | Whetsel 714/726         |
|           |            |   |         |                         |

| 6,405,335 B1 * | 6/2002 | Whetsel 714/726       |
|----------------|--------|-----------------------|
| 6,405,355 B1 * | 6/2002 | Duggirala et al 716/8 |

### OTHER PUBLICATIONS

Touba, Nur A., et al., "Testing Embedded Cores Using Partial Isolation Rings", pp. 10–16, *IEEE*, 1997.

Marinissen, Erik Jan, et al., "Structured and Scalable Mechanism for Test Access to Embedded Reusable Cores", 10 pages.

\* cited by examiner

Primary Examiner—Vuthe Siek
Assistant Examiner—Binh Tat
(74) Attorney, Agent, or Firm—Sheridan Ross P.C.

## (57) ABSTRACT

A method for use in the hierarchical design of integrated circuits having at least one module, each the module having functional memory elements and combinational logic, the method comprising reading in a description of the circuit; replacing the description of each functional memory element of the modules with a description of a scannable memory element configurable in scan mode and capture mode; partitioning each module into an internal partition and a peripheral partition by converting the description of selected scannable memory elements into a description of peripheral scannable memory elements which are configurable in an internal test mode, an external test mode and a normal operation mode; modifying the description of modules in the circuit description so as to arrange the memory elements into scan chains in which peripheral and internal scannable memory elements of each module are controlled by an associated module test controller when configured in internal test mode; and peripheral scannable memory elements of each module are controlled by a top-level test controller when configured in an external test mode; and verifying the correct operation of the internal test mode and the external test mode of the circuit.

# 75 Claims, 7 Drawing Sheets

