

US 20040257901A1

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2004/0257901 A1

Nadeau-Dostie et al.

Dec. 23, 2004 (43) Pub. Date:

### MEMORY REPAIR CIRCUIT AND METHOD

Inventors: Benoit Nadeau-Dostie, Gatineau (CA); Saman M.I. Adham, Kanata (CA)

> Correspondence Address: LOGICVISION (CANADA), INC. 1565 CARLING AVENUE, SUITE 508 OTTAWA, ON K1Z 8R1 (CA)

Appl. No.: 10/868,208 (21)

Filed: Jun. 16, 2004 (22)

## Related U.S. Application Data

Provisional application No. 60/479,229, filed on Jun. 18, 2003.

#### **Publication Classification**

U.S. Cl. 365/232

#### (57)**ABSTRACT**

A self-repair circuit for a semiconductor memory provides input and output test selectors coupled to respective data bit group inputs and outputs, respectively and input and output repair selectors coupled between the input and output test selectors and functional inputs and functional outputs, respectively. This arrangement allows all data bit groups to be tested in one pass and all test and repair selector circuitry to be tested.

