

#### US006868532B2

# (12) United States Patent

Nadeau-Dostie et al.

# (10) Patent No.: US 6,868,532 B2

(45) Date of Patent: Mar. 15, 2005

| (54) | METHOD AND PROGRAM PRODUCT FOR     |
|------|------------------------------------|
| , ,  | DESIGNING HIERARCHICAL CIRCUIT FOR |
|      | QUIESCENT CURRENT TESTING AND      |
|      | CIRCUIT PRODUCED THEREBY           |

- (75) Inventors: **Benoit Nadeau-Dostie**, Aylmer (CA); **Jean-François Côté**, Chelsea (CA)
- (73) Assignee: LogicVision, Inc., San Jose, CA (US)
- (\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35

U.S.C. 154(b) by 284 days.

- (21) Appl. No.: 10/011,128
- (22) Filed: Dec. 10, 2001
- (65) Prior Publication Data

US 2003/0110457 A1 Jun. 12, 2003

| (51) | Int. Cl. <sup>7</sup> |               |
|------|-----------------------|---------------|
| (52) | HC CL                 | 716/4 714/724 |

### (56) References Cited

#### U.S. PATENT DOCUMENTS

| 5,067,091 A | * 11/1991 | Nakazawa 716/3   |
|-------------|-----------|------------------|
| 5,459,737 A | * 10/1995 | Andrews 714/733  |
| 5,592,493 A | 1/1997    | Crouch et al.    |
| 5,796,990 A | * 8/1998  | Erle et al 716/4 |

| 5,939,897    | A          |   | 8/1999  | Ayers et al.          |
|--------------|------------|---|---------|-----------------------|
| 5,949,692    | A          | * | 9/1999  | Beausang et al 716/18 |
| 5,987,636    | A          | * | 11/1999 | Bommu et al 714/738   |
| 6,061,284    | A          |   | 5/2000  | Dingemanse et al.     |
| 6,093,212    | A          |   | 7/2000  | Takahashi et al.      |
| 6,098,187    | A          |   | 8/2000  | Takahashi             |
| 6,151,694    | A          | * | 11/2000 | Nozuyama 714/724      |
| 6,173,426    | <b>B</b> 1 |   | 1/2001  | Sanada                |
| 6,175,244    | <b>B</b> 1 |   | 1/2001  | Gattiker et al.       |
| 6,487,688    | <b>B</b> 1 | * | 11/2002 | Nadeau-Dostie 714/726 |
| 6,516,432    | <b>B</b> 1 | * | 2/2003  | Motika et al 714/732  |
| 6,718,524    | <b>B</b> 1 | * | 4/2004  | Mbouombouo 716/4      |
| 2001/0018756 | A1         |   | 8/2001  | Chang et al.          |

<sup>\*</sup> cited by examiner

Primary Examiner—Stacy A. Whitmore (74) Attorney, Agent, or Firm—Eugene E. Proulx

## (57) ABSTRACT

A method of designing integrated circuits having an hierarchical structure for quiescent current testing, and the circuit which results therefrom is disclosed. The method comprises analyzing each of one or more selected hierarchical blocks independently of other selected blocks identify any circuit states of each block which could result in elevated quiescent current levels during quiescent current testing of the circuit, the analysis beginning with blocks at a lowest level of hierarchy and proceeding in sequence through each level of design hierarchy to a highest level of hierarchy containing a top-level block; and calculating a fault coverage for each selected block.

78 Claims, 8 Drawing Sheets

