

#### US007139946B2

# (12) United States Patent

### Nadeau-Dostie et al.

#### (54) METHOD AND TEST CIRCUIT FOR TESTING MEMORY INTERNAL WRITE ENABLE

- (75) Inventors: **Benoit Nadeau-Dostie**, Aylmer (CA); **Saman M. I. Adham**, Kanata (CA)
- (73) Assignee: LogicVision, Inc., San Jose, CA (US)
- (\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35 U.S.C. 154(b) by 464 days.

- (22) Filed: Aug. 12, 2003

Appl. No.: 10/638,388

## (65) Prior Publication Data

US 2004/0123203 A1 Jun. 24, 2004

### Related U.S. Application Data

- (60) Provisional application No. 60/433,987, filed on Dec. 18, 2002.
- (51) Int. Cl.

  G11C 29/00 (2006.01)

  G11C 7/00 (2006.01)
- (58) Field of Classification Search ...... 714/718–720; 365/200–201 See application file for complete search history.

#### (56) References Cited

#### U.S. PATENT DOCUMENTS

# (10) Patent No.: US 7,139,946 B2

(45) Date of Patent: Nov. 21, 2006

| 4,680,760 A | *    | 7/1987  | Giles et al 714/718  |
|-------------|------|---------|----------------------|
| 4,969,148 A |      | 11/1990 | Nadeau-Dostie et al. |
| 5,222,066 A | *    | 6/1993  | Grula et al 714/718  |
| 5,241,501 A | *    | 8/1993  | Tanaka 365/201       |
| 5,764,952 A | *    | 6/1998  | Hill 716/4           |
| 5,968,192 A |      | 10/1999 | Kornachuk et al.     |
| 6,044,481 A |      | 3/2000  | Kornachuk et al.     |
| 6.360.342 B | 31 * | 3/2002  | Lee et al            |

#### OTHER PUBLICATIONS

SISO (Wayback Machine Archive: http://ourworld.compuserve.com/homepages/g\_knott/elect339.htm, Published on Feb. 17, 2001).\*

\* cited by examiner

Primary Examiner—Guy Lamarre
Assistant Examiner—Steven D. Radosevich
(74) Attorney, Agent, or Firm—Eugene E. Prouix

#### (57) ABSTRACT

A method of testing write enable lines of random access memory having at least one word having one or more write enable inputs for controlling write operations in the word, comprises, for a selected memory address, shifting a series of test bits through an addressed word via a first data input to the word, and for each test bit, performing a write operation to the word using a write enable test input derived from data outputs of the word or from a test write enable signal applied concurrently to each write enable input; and, after each write operation, comparing a last bit of the word against an expected value to determine whether there exists a defect in a write enable line.

#### 49 Claims, 8 Drawing Sheets

