

#### US007191374B2

# (12) United States Patent

# Maamari et al.

# (54) METHOD OF AND PROGRAM PRODUCT FOR PERFORMING GATE-LEVEL DIAGNOSIS OF FAILING VECTORS

(75) Inventors: Fadi Maamari, San Jose, CA (US);

Sonny Ngai San Shum, San Jose, CA (US); Benoit Nadeau-Dostie, Aylmer

(CA)

(73) Assignee: LogicVision, Inc., San Jose, CA (US)

(\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35

U.S.C. 154(b) by 634 days.

(21) Appl. No.: 10/435,094

(22) Filed: May 12, 2003

## (65) Prior Publication Data

US 2003/0217315 A1 Nov. 20, 2003

# Related U.S. Application Data

- (60) Provisional application No. 60/379,732, filed on May 14, 2002.
- (51) Int. Cl.

  G01R 31/28 (2006.01)

  G06F 17/50 (2006.01)

## (56) References Cited

### U.S. PATENT DOCUMENTS

| 5,043,987 A   | 8/1991 | Stark et al 714/737 |
|---------------|--------|---------------------|
| 5,127,005 A * | 6/1992 | Oda et al 714/26    |

# (10) Patent No.: US 7,191,374 B2

# (45) Date of Patent: Mar. 13, 2007

| 5,189,365 | A            | 2/1993  | Ikeda et al 714/33       |
|-----------|--------------|---------|--------------------------|
| 5,515,384 | A            | 5/1996  | Horton, III              |
| 5,548,715 | $\mathbf{A}$ | 8/1996  | Maloney et al 714/28     |
| 5,566,187 | A            | 10/1996 | Abramovici et al 714/724 |
| 5,790,565 | A            | 8/1998  | Sakaguchi 714/738        |
| 5,808,919 | A            | 9/1998  | Preist et al 702/183     |
| 5,831,992 | A *          | 11/1998 | Wu 714/732               |
| 6,134,689 | A            | 10/2000 | Mateja et al 714/736     |
| 6,185,707 | B1*          | 2/2001  | Smith et al 714/724      |
| 6,202,181 | B1           | 3/2001  | Ferguson et al 714/724   |
| 6,308,293 | B1           | 10/2001 | Shimono                  |
| 6,324,665 | B1           | 11/2001 | Fay 714/736              |
|           |              |         |                          |

### (Continued)

#### OTHER PUBLICATIONS

Song et al., Diagnostic Techniques for the IBM 600 MHz G5 Micriprocessor, 1999 International Test Conference Proceedings, p. 1073-1082.

### (Continued)

Primary Examiner—Guy Lamarre
Assistant Examiner—Cynthia Britt
(74) Attorney, Agent, or Firm—Eugene E. Prouix

# (57) ABSTRACT

A method of fault diagnosis of integrated circuits having failing test vectors with observed fault effects using fault candidate fault-effects obtained by simulation of a set of test vectors, comprises determining a fault candidate diagnostic measure for each fault candidate, the fault candidate diagnostic measure having a fault candidate match metric, an observed fault effect mismatch metric and a fault candidate excitation metric, ranking fault candidates in decreasing diagnostic measure order; and identifying fault candidate(s) having the highest diagnostic measure as the most likely cause of observed fault effects.

## 35 Claims, 4 Drawing Sheets

