

#### US007219282B2

# (12) United States Patent

## Sunter et al.

# (10) Patent No.: US 7,219,282 B2

# (45) **Date of Patent:** May 15, 2007

# (54) BOUNDARY SCAN WITH STROBED PAD DRIVER ENABLE

(75) Inventors: **Stephen K. Sunter**, Nepean (CA);

Pièrre Gauthier, Gatineau (CA);

Benoit Nadeau-Dostie, Gatineau (CA)

(73) Assignee: LogicVision, Inc., San Jose, CA (US)

(\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35

U.S.C. 154(b) by 494 days.

(21) Appl. No.: 10/701,479

(22) Filed: Nov. 6, 2003

## (65) Prior Publication Data

US 2004/0098648 A1 May 20, 2004

## Related U.S. Application Data

- (60) Provisional application No. 60/425,994, filed on Nov. 14, 2002.
- (51) Int. Cl. G01R 31/28 (2006.01)

#### (56) References Cited

#### U.S. PATENT DOCUMENTS

| 5,029,166 A   | 7/1991 | Jarwala et al. |
|---------------|--------|----------------|
| 5,513,186 A * | 4/1996 | Levitt         |
| 5,513,188 A   | 4/1996 | Parker et al.  |
| 5,627,837 A   | 5/1997 | Gillett        |
| 5,627,839 A   | 5/1997 | Whetsel        |
| 5,656,953 A * | 8/1997 | Whetsel 326/83 |
| 5,706,296 A   | 1/1998 | Whetsel        |

| 5,726,999    | A *          | 3/1998  | Bradford et al 714/727      |
|--------------|--------------|---------|-----------------------------|
| 5,732,091    | A            | 3/1998  | Whetsel                     |
| 5,736,849    | A *          | 4/1998  | Terayama 324/158.1          |
| 5,744,949    | A *          | 4/1998  | Whetsel 324/158.1           |
| 5,852,617    | A            | 12/1998 | Mote, Jr.                   |
| 5,872,796    | A *          | 2/1999  | Golshan et al 714/727       |
| 5,872,908    | A *          | 2/1999  | Whetsel 714/30              |
| 5,938,783    | A *          | 8/1999  | Whetsel 714/726             |
| 6,000,051    | A *          | 12/1999 | Nadeau-Dostie et al 714/727 |
| 6,055,659    | $\mathbf{A}$ | 4/2000  | Whetsel                     |
| 6,108,807    | A *          | 8/2000  | Ke 714/726                  |
| 6,163,864    | A            | 12/2000 | Bhavsar et al.              |
| 6,219,812    | B1           | 4/2001  | Golshan                     |
| 6,266,801    | B1 *         | 7/2001  | Jin 716/8                   |
| 6,499,124    | B1 *         | 12/2002 | Jacobson 714/727            |
| 6,574,762    | B1           | 6/2003  | Karimi et al.               |
| 6,586,921    | B1           | 7/2003  | Sunter                      |
| 6,601,197    | B1           | 7/2003  | Naritake                    |
| 6,925,583    | B1*          | 8/2005  | Khu et al 714/30            |
| 2003/0159124 | A1*          | 8/2003  | Fisher 716/18               |
|              |              |         |                             |

#### OTHER PUBLICATIONS

IEEE Standard Test Access Port and Boundary-Scan Architecture; IEEE Std1149.1-1990.\*

\* cited by examiner

Primary Examiner—Albert Decady Assistant Examiner—Steve Nguyen (74) Attorney, Agent, or Firm—Eugene E. Prouix

# (57) ABSTRACT

A circuit and a method are provided for testing the enable function of Boundary Scan Register bits that control the driver of unconnected I/O pins of an 1149.1-compliant IC during the IC's reduced pin-count access manufacturing test, and to test the connections to these pins during the test of a circuit board containing the IC, without causing excessive current if a pin is inadvertently short circuited.

### 7 Claims, 10 Drawing Sheets

