











DRV8704

SLVSD29 - OCTOBER 2015

# DRV8704 52-V Dual H-Bridge PWM Gate Driver

#### 1 Features

- Pulse Width Modulation (PWM) Motor Driver
  - Drives External N-Channel MOSFETs
  - PWM Control Interface for Dual DC Motors
  - Supports 100% PWM Duty Cycle
- 8-V to 52-V Operating Supply Voltage Range
- Adjustable Gate Drive (4 Levels)
  - 50-mA to 200-mA Source Current
  - 100-mA to 400-mA Sink Current
- Integrated PWM Current Regulation
- · Flexible Decay Modes
  - Automatic Mixed Decay Mode
  - Slow Decay
  - Fast Decay
  - Mixed Decay (Adjustable Percent Fast)
- Highly Configurable SPI
- Torque DAC to Digitally Scale Current
- Low-Current Sleep Mode (65 μA)
- 5-V, 10-mA LDO Regulator
- Thermally-Enhanced Surface-Mount Package
  - 38-Pin HTSSOP (PowerPAD)

## Protection Features

- VM Undervoltage Lockout (UVLO)
- Gate Driver Fault (PDF)
- Overcurrent Protection (OCP)
- Thermal Shutdown (TSD)
- Fault Condition Indication Pin (nFAULT)
- Fault Diagnostics through SPI

## 2 Applications

- Automatic Teller and Money Handling Machines
- · Office Automation Machines
- · Factory Automation and Robotics
- Textile Machines

## 3 Description

The DRV8704 is a dual-brushed motor controller for industrial equipment applications. The device controls external N-channel MOSFETs configured as two H-bridges.

Motor current can be accurately controlled using adaptive blanking time and various current decay modes, including an automatic mixed decay mode.

A simple PWM interface allows easy interfacing to controller circuits. A SPI serial interface is used to program the device operation. Output current (torque), gate drive settings, and decay mode are all programmable through a SPI serial interface.

Internal shutdown functions are provided for overcurrent protection, short-circuit protection, gate driver faults, undervoltage lockout (UVLO), and overtemperature. Fault conditions are indicated by a FAULTn pin, and each fault condition is reported by a dedicated bit through SPI.

The DRV8704 is packaged in a PowerPAD™ 38-pin HTSSOP package with thermal pad (Eco-friendly: RoHS & no Sb/Br).

#### Device Information (1)

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
| DRV8704     | HTSSOP (38) | 9.70 mm × 4.40 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic







# **Table of Contents**

| 1 | Features 1                           | 7.4 Device Functional Modes             | 19 |
|---|--------------------------------------|-----------------------------------------|----|
| 2 | Applications 1                       | 7.5 Register Maps                       | 20 |
| 3 | Description 1                        | 8 Application and Implementation        | 23 |
| 4 | Revision History2                    | 8.1 Application Information             | 23 |
| 5 | Pin Configuration and Functions3     | 8.2 Typical Application                 | 23 |
| 6 | Specifications5                      | 9 Power Supply Recommendations          | 27 |
| • | 6.1 Absolute Maximum Ratings         | 9.1 Bulk Capacitance                    | 27 |
|   | 6.2 ESD Ratings                      | 10 Layout                               | 28 |
|   | 6.3 Recommended Operating Conditions | 10.1 Layout Guidelines                  |    |
|   | 6.4 Thermal Information              | 10.2 Layout Example                     | 29 |
|   | 6.5 Electrical Characteristics       | 11 Device and Documentation Support     | 30 |
|   | 6.6 SPI Timing Requirements          | 11.1 Community Resources                | 30 |
|   | 6.7 Typical Characteristics          | 11.2 Trademarks                         | 30 |
| 7 | Detailed Description 10              | 11.3 Electrostatic Discharge Caution    | 30 |
|   | 7.1 Overview                         | 11.4 Glossary                           | 30 |
|   | 7.2 Functional Block Diagram         | 12 Mechanical, Packaging, and Orderable |    |
|   | 7.3 Feature Description              | Information                             | 30 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE         | REVISION | NOTES            |
|--------------|----------|------------------|
| October 2015 | *        | Initial release. |



# 5 Pin Configuration and Functions

#### DCP Package 38-Pin HTSSOP Top View



#### **Pin Functions**

| PIN           | (1)                    |      | First direction               |                                                                                                                                      |
|---------------|------------------------|------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| NAME          | NO.                    | TYPE |                               | DESCRIPTION                                                                                                                          |
| POWER AND GI  | ROUND                  |      |                               |                                                                                                                                      |
| CP1           | 1                      | Ю    | Charge pump flying capacitor  | Connect a 0.1-μF X7R capacitor between CP1 and CP2.                                                                                  |
| CP2           | 2                      | Ю    | Charge pump flying capacitor  | Voltage rating must be greater than applied VM voltage.                                                                              |
| GND           | 5, 19, 29,<br>38, PPAD | _    | Device ground                 | All pins must be connected to ground                                                                                                 |
| RSVD          | 20                     | _    | Reserved                      | Leave this pin disconnected                                                                                                          |
| V5            | 6                      | 0    | 5-V regulator output          | 5-V linear regulator output. Bypass to GND with a 0.1- $\mu$ F 10-V X7R ceramic capacitor.                                           |
| VCP           | 3                      | Ю    | High-side gate drive voltage  | Connect a 1-μF 16-V X7R ceramic capacitor to VM                                                                                      |
| VINT          | 7                      | _    | Internal logic supply voltage | Logic supply voltage. Bypass to GND with a 1- $\mu$ F 6.3-V X7R ceramic capacitor.                                                   |
| VM            | 4                      | _    | Motor power supply            | Connect to motor supply voltage. Bypass to GND with a 0.1-μF ceramic capacitor plus a 100-μF electrolytic capacitor.                 |
| CONTROL       |                        |      |                               |                                                                                                                                      |
| AIN1          | 10                     | ı    | Bridge A IN1                  | Controls bridge A OUT1. Internal pulldown.                                                                                           |
| AIN2          | 11                     | ı    | Bridge A IN2                  | Controls bridge A OUT2. Internal pulldown.                                                                                           |
| BIN1          | 12                     | 1    | Bridge B IN1                  | Controls bridge B OUT1. Internal pulldown.                                                                                           |
| BIN2          | 13                     | 1    | Bridge B IN2                  | Controls bridge B OUT2. Internal pulldown.                                                                                           |
| RESET         | 9                      | 1    | Reset input                   | Active-high reset input initializes all internal logic and disables the H-bridge outputs. Internal pulldown.                         |
| SLEEPn        | 8                      | 1    | Sleep mode input              | Logic high to enable device, logic low to enter low-power sleep mode. Internal pulldown.                                             |
| SERIAL INTERF | ACE                    |      | •                             |                                                                                                                                      |
| SCLK          | 14                     | I    | Serial clock input            | Rising edge clocks data into part for write operations. Falling edge clocks data out of part for read operations. Internal pulldown. |
| SCS           | 16                     | 1    | Serial chip select input      | Active high to enable serial data transfer. Internal pulldown.                                                                       |
| SDATI         | 15                     | 1    | Serial data input             | Serial data input from controller. Internal pulldown.                                                                                |

(1) Directions: I = Input, O = Output, OZ = Tri-state output, OD = Open-drain output, IO = Input/output



# Pin Functions (continued)

| PIN <sup>(1</sup> | )   | T) (DE |                        | PEOPLETICAL                                                                    |
|-------------------|-----|--------|------------------------|--------------------------------------------------------------------------------|
| NAME              | NO. | TYPE   |                        | DESCRIPTION                                                                    |
| SDATO             | 17  | 0      | Serial data output     | Serial data output to controller. Open-drain output requires external pull-up. |
| STATUS            |     |        |                        |                                                                                |
| FAULTn            | 18  | OD     | Fault                  | Logic low when in fault condition. Open-drain output requires external pullup. |
| OUTPUT            | •   | ·      | •                      |                                                                                |
| A1HS              | 36  | 0      | Bridge A out 1 HS gate | Bridge A out 1 HS FET gate                                                     |
| A1LS              | 35  | 0      | Bridge A out 1 LS gate | Bridge A out 1 LS FET gate                                                     |
| A2HS              | 31  | 0      | Bridge A out 2 HS gate | Bridge A out 2 HS FET gate                                                     |
| A2LS              | 32  | 0      | Bridge A out 2 LS gate | Bridge A out 2 LS FET gate                                                     |
| AISENN            | 33  | 1      | Bridge A Isense – in   | Ground at sense resistor for bridge A                                          |
| AISENP            | 34  | I      | Bridge A Isense + in   | Current sense resistor for bridge A                                            |
| AOUT1             | 37  | I      | Bridge A output 1      | Output node of bridge A out 1                                                  |
| AOUT2             | 30  | 1      | Bridge A output 2      | Output node of bridge A out 2                                                  |
| B1HS              | 27  | 0      | Bridge B out 1 HS gate | Bridge B out 1 HS FET gate                                                     |
| B1LS              | 26  | 0      | Bridge B out 1 LS gate | Bridge B out 1 LS FET gate                                                     |
| B2HS              | 22  | 0      | Bridge B out 2 HS gate | Bridge B out 2 HS FET gate                                                     |
| B2LS              | 23  | 0      | Bridge B out 2 LS gate | Bridge B out 2 LS FET gate                                                     |
| BISENN            | 24  | 1      | Bridge B Isense – in   | Ground at sense resistor for bridge B                                          |
| BISENP            | 25  | 1      | Bridge B Isense + in   | Current sense resistor for bridge B                                            |
| BOUT1             | 28  | 1      | Bridge B output 1      | Output node of bridge B out 1                                                  |
| BOUT2             | 21  | - 1    | Bridge B output 2      | Output node of bridge B out 2                                                  |



## 6 Specifications

www.ti.com

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range referenced with respect to GND (unless otherwise noted) (1)

|                                                                                              | MIN  | MAX     | UNIT |
|----------------------------------------------------------------------------------------------|------|---------|------|
| Power supply voltage (VM)                                                                    | -0.6 | 60      | V    |
| Charge pump voltage (CP1, CP2, VCP)                                                          | -0.6 | VM + 12 | V    |
| 5-V regulator voltage (V5)                                                                   | -0.6 | 5.5     | V    |
| Internal regulator voltage (VINT)                                                            | -0.6 | 2.0     | V    |
| Digital pin voltage (SLEEPn, RESET, AIN1, AIN2, BIN1, BIN2, SCS, SCLK, SDATI, SDATO, FAULTn) | -0.6 | 5.5     | V    |
| High-side gate drive pin voltage (A1HS, A2HS, B1HS, B2HS)                                    | -0.6 | VM + 12 | V    |
| Low-side gate drive pin voltage (A1LS, A2LS, B1LS, B2LS)                                     | -0.6 | 12      | V    |
| Phase node pin voltage (AOUT1, AOUT2, BOUT1, BOUT2)                                          | -0.6 | VM      | V    |
| ISENSEx pin voltage (AISENP, AISENN, BISENP, BISENN)                                         | -0.7 | +0.7    | V    |
| Operating virtual junction temperature, T <sub>J</sub>                                       | -40  | 150     | °C   |
| Storage temperature, T <sub>stg</sub>                                                        | -60  | 150     | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
| .,                 | Flootroototic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±4000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±1500 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

|                 |                                     | MIN | MAX | UNIT |
|-----------------|-------------------------------------|-----|-----|------|
| VM              | Motor power supply voltage range    | 8   | 52  | V    |
| $V_{IN}$        | Digital pin voltage range           | 0   | 5.3 | V    |
| $f_{PWM}$       | Applied PWM signal (xINx)           | 0   | 500 | kHz  |
| I <sub>V5</sub> | V5 external load current            | 0   | 10  | mA   |
| T <sub>A</sub>  | Operating ambient temperature range | -40 | 85  | °C   |

#### 6.4 Thermal Information

|                      |                                              | DRV8704      |      |
|----------------------|----------------------------------------------|--------------|------|
|                      | THERMAL METRIC (1)                           | DCP (HTSSOP) | UNIT |
|                      |                                              | 38 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 32.7         | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 17.2         | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 14.3         | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.5          | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 14.1         | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 0.9          | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 6.5 Electrical Characteristics

T<sub>A</sub> = 25°C, over recommended operating conditions unless otherwise noted

|                                                                                                  | PARAMETER                                                       | TEST CONDITIONS                      | MIN        | TYP     | MAX | UNIT |
|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------|------------|---------|-----|------|
| POWER S                                                                                          | UPPLIES (VM)                                                    |                                      |            |         |     |      |
| I <sub>VM</sub>                                                                                  | VM operating supply current                                     | VM = 24 V                            |            | 17      | 22  | mA   |
| VMQ                                                                                              | VM sleep mode supply current                                    | VM = 24 V, SLEEPn low                |            | 65      | 98  | μΑ   |
|                                                                                                  | LINEAR REGULATORS (V5, VIN                                      | T)                                   |            |         |     |      |
| V5                                                                                               | V5 output voltage                                               | VM ≥ 12 V, IOUT ≤ 10 mA              | 4.8        | 5       | 5.2 | V    |
| VINT                                                                                             | VINT voltage                                                    | No external load; reference only     | 1.7        | 1.8     | 1.9 | V    |
|                                                                                                  |                                                                 | 2, BIN1, BIN2, RESET, SCLK, SDATI, S |            | 1.0     | 1.0 | •    |
|                                                                                                  | Input logic low voltage                                         |                                      |            |         | 0.8 | V    |
|                                                                                                  | Input logic high voltage                                        |                                      | 1.5        |         | 0.0 | V    |
|                                                                                                  | Input logic hysteresis                                          |                                      | 1.0        | 300     |     | mV   |
|                                                                                                  | Input logic low current                                         | V <sub>IN</sub> = 0 V                | <b>-</b> 5 |         | 5   | μА   |
|                                                                                                  | Input logic high current                                        | $V_{IN} = 5 \text{ V}$               | 24         | 50      | 70  | μА   |
|                                                                                                  | AIN OUTPUTS (nFAULT, SDATO)                                     | VIN = 3 V                            | 24         | 30      | 70  | μΑ   |
|                                                                                                  | , , ,                                                           | 1 5 m A                              |            |         | 0.5 | V    |
|                                                                                                  | Output logic low voltage                                        | $I_0 = 5 \text{ mA}$                 | 4          |         | 0.5 |      |
|                                                                                                  | Output logic high leakage                                       | 10kΩ pullup to 3.3 V                 | -1         |         | 1   | μА   |
| GAIEDRI                                                                                          |                                                                 |                                      |            |         |     |      |
| V <sub>OUTH</sub>                                                                                | High-side gate drive output voltage                             | VM = 24 V, I <sub>O</sub> = 100 μA   |            | VM + 10 |     | V    |
| V <sub>OUTL</sub>                                                                                | Low-side gate drive output voltage                              | VM = 24 V, I <sub>O</sub> = 100 μA   |            | 10      |     | V    |
|                                                                                                  |                                                                 | DTIME = 00                           |            | 410     |     |      |
| t <sub>DEAD</sub> (                                                                              | Output dead time digital delay (dead time is enforced in analog | DTIME = 01                           |            | 460     |     | ns   |
|                                                                                                  | circuits)                                                       | DTIME = 10                           |            | 670     |     | 113  |
|                                                                                                  |                                                                 | DTIME = 11                           |            | 880     |     |      |
|                                                                                                  |                                                                 | IDRIVEP = 00                         |            | 50      |     |      |
|                                                                                                  | Peak output sourcing gate drive                                 | IDRIVEP = 01                         |            | 100     |     | A    |
| OUT,SRC                                                                                          | current                                                         | IDRIVEP = 10                         |            | 150     |     | mA   |
|                                                                                                  |                                                                 | IDRIVEP = 11                         |            | 200     |     |      |
|                                                                                                  |                                                                 | IDRIVEN = 00                         |            | 100     |     |      |
|                                                                                                  | Peak output sinking gate drive                                  | IDRIVEN = 01                         |            | 150     |     |      |
| OUT,SNK                                                                                          | current                                                         | IDRIVEN = 10                         |            | 200     |     | mA   |
|                                                                                                  |                                                                 | IDRIVEN = 11                         |            | 400     |     |      |
|                                                                                                  |                                                                 | TDRIVEP = 00                         |            | 263     |     |      |
|                                                                                                  | Peak current drive time for                                     | TDRIVEP = 01                         |            | 525     |     |      |
| DRIVE,SRC                                                                                        | sourcing                                                        | TDRIVEP = 10                         |            | 1050    |     | ns   |
|                                                                                                  |                                                                 | TDRIVEP = 11                         |            | 2100    |     |      |
|                                                                                                  |                                                                 | TDRIVEN = 00                         |            | 263     |     |      |
|                                                                                                  | Pook current drive time for                                     | TDRIVEN = 01                         |            | 525     |     |      |
| t <sub>DRIVE,SNK</sub>                                                                           | Peak current drive time for<br>sinking                          | TDRIVEN = 10                         |            | 1050    |     | ns   |
|                                                                                                  | ŭ                                                               | TDRIVEN = 11                         |            | 2100    |     |      |
| CURRENT                                                                                          | REGULATION                                                      | IDINVEIV-II                          |            | 2100    |     |      |
|                                                                                                  | PWM off time adjustment range                                   | Set by TOFF register                 | 0.53       |         | 134 | μS   |
|                                                                                                  | Current sense blanking time                                     | Set by TBLANK register               | 1.05       |         | 7.0 | -    |
| RLANK                                                                                            | Current sense planking time                                     | ISGAIN = 00                          | 1.00       | 5       | 7.0 | μS   |
|                                                                                                  |                                                                 |                                      |            |         |     |      |
| $A_V$                                                                                            | Current sense amplifier gain                                    | ISGAIN = 01                          |            | 10      |     | V/V  |
| ORIVE, SNK  CURRENT I  OGIC-LEV  (IL  (HH  (HYS  L  H  DPEN DRA  (OL  DH  GATE DRIV  (OUTH  DEAD | Carrott Corloc arripinior gain                                  | ISGAIN = 10                          |            | 20      |     |      |

Submit Documentation Feedback



# **Electrical Characteristics (continued)**

 $T_A = 25$ °C, over recommended operating conditions unless otherwise noted

|                      | PARAMETER                          | TEST CONDITIONS                 | MIN  | TYP  | MAX  | UNIT |
|----------------------|------------------------------------|---------------------------------|------|------|------|------|
|                      |                                    | ISGAIN = 00, ΔVIN = 400 mV      |      | 150  |      |      |
|                      | Cattling time (to : 10/)           | ISGAIN = 01, ΔVIN = 200 mV      |      | 300  |      |      |
| t <sub>SET</sub>     | Settling time (to ±1%)             | ISGAIN = 10, ΔVIN = 100 mV      |      | 600  |      | ns   |
|                      |                                    | ISGAIN = 11, ΔVIN = 50 mV       |      | 1200 |      |      |
| V <sub>OFS</sub>     | Offset voltage                     | ISGAIN = 00, input shorted      |      |      | 4    | mV   |
| V <sub>IN</sub>      | Input differential voltage range   |                                 | -600 |      | 600  | mV   |
| $V_{REF}$            | Internal reference voltage         |                                 | 2.50 | 2.75 | 3.00 | V    |
| PROTEC               | TION CIRCUITS                      |                                 |      |      |      |      |
|                      | I la demielta ne la eliciit        | VIN falling; UVLO report        |      | 6.3  |      | V    |
| $V_{UVLO}$           | Undervoltage lockout               | VIN rising; UVLO recovery       |      | 7.1  | 8    | V    |
|                      |                                    | OCPTH = 00                      | 160  | 250  | 320  |      |
| \ <i>/</i>           | Overcurrent protection trip level  | OCPTH = 01                      | 380  | 500  | 580  | \/   |
| $V_{OCP}$            | (Voltage drop across external FET) | OCPTH = 10                      | 620  | 750  | 880  | mV   |
|                      | ,                                  | OCPTH = 11                      | 840  | 1000 | 1200 |      |
| T <sub>TSD</sub> (1) | Thermal shutdown temperature       | Die temperature, T <sub>J</sub> | 150  | 160  | 180  | °C   |
| T <sub>HYS</sub> (1) | Thermal shutdown hysteresis        | Die temperature, T <sub>J</sub> |      | 20   |      | °C   |

<sup>(1)</sup> Not tested in production; limits are based on characterization data

# TEXAS INSTRUMENTS

# 6.6 SPI Timing Requirements

over operating free-air temperature range (unless otherwise noted)

| NO. |                        |                                                                      | MIN | MAX | UNIT |
|-----|------------------------|----------------------------------------------------------------------|-----|-----|------|
| 1   | t <sub>CYC</sub>       | Clock cycle time                                                     | 250 |     | ns   |
| 2   | t <sub>CLKH</sub>      | Clock high time                                                      | 25  |     | ns   |
| 3   | t <sub>CLCL</sub>      | Clock low time                                                       | 25  |     | ns   |
| 4   | t <sub>SU(SDATI)</sub> | Setup time, SDATI to SCLK                                            | 5   |     | ns   |
| 5   | t <sub>H(SDATI)</sub>  | Hold time, SDATI to SCLK                                             | 1   |     | ns   |
| 6   | t <sub>SU(SCS)</sub>   | Setup time, SCS to SCLK                                              | 5   |     | ns   |
| 7   | t <sub>H(SCS)</sub>    | Hold time, SCS to SCLK                                               | 1   |     | ns   |
| 8   | t <sub>L(SCS)</sub>    | Inactive time, SCS (between writes)                                  | 100 |     | ns   |
| 9   | t <sub>D(SDATO)</sub>  | Delay time, SCLK to SDATO (during read)                              |     | 10  | ns   |
|     | t <sub>SLEEP</sub>     | Wake time (SLEEPn inactive to high-side gate drive enabled)          |     | 1   | ms   |
|     | t <sub>RESET</sub>     | Delay from power-up or RESETn high until serial interface functional |     | 10  | μS   |



Figure 1. Timing Diagram



## 6.7 Typical Characteristics



# TEXAS INSTRUMENTS

## 7 Detailed Description

#### 7.1 Overview

The DRV8704 is a dual-brushed motor controller that uses external N-channel MOSFETs to drive two brushed DC motors.

Motor current can be accurately controlled using adaptive blanking time and various current decay modes, including an auto-mixed decay mode.

A simple PWM interface allows easy interfacing to controller circuits. A SPI serial interface is used to program the device operation. Output current (torque), gate drive settings, and decay mode are all programmable through a SPI serial interface.

Internal shutdown functions are provided for overcurrent protection, short-circuit protection, UVLO, and overtemperature. Fault conditions are indicated by a FAULTn pin, and each fault condition is reported by a dedicated bit through SPI.



## 7.2 Functional Block Diagram



# **STRUMENTS**

## 7.3 Feature Description

#### 7.3.1 PWM Motor Drivers

1

1

The DRV8704 contains two H-bridge motor gate drivers with current-control PWM circuitry.

### 7.3.2 Direct PWM Input Mode (Dual Brushed DC Gate Driver)

In direct PWM input mode, the AIN1, AIN2, BIN1, and BIN2 directly control the state of the output drivers. This allows for driving up to two brushed DC motors. Table 1 shows the logic.

**SLEEPn** xIN1 xIN2 xOUT1 xOUT2 **DESCRIPTION** Χ Hi-Z Hi-Z Sleep mode; H-bridge disabled Hi-Z 0 Χ 0 0 Hi-Z Hi-Z Coast; H-bridge disabled Hi-Z 1 1 0 1 L Н Reverse (current xOUT2 → xOUT1) 0 Н L Forward (current xOUT1 → xOUT2)

**Table 1. Output Control Logic Table** 

In direct PWM mode, the current control circuitry is still active. The full-scale VREF is set to 2.75 V. The TORQUE register may be used to scale this value, and the ISEN sense amplifier gain may still be set using the ISGAIN bits of the CTRL register.

Brake; low-side slow decay



Figure 8. Motor Driver Block Diagram

(1)

www.ti.com

#### 7.3.3 Current Regulation

The current through the motor windings is regulated by an adjustable fixed-off-time PWM current regulation circuit. When an H-bridge is enabled, current rises through the winding at a rate dependent on the DC voltage and inductance of the winding and the magnitude of the back EMF present. Once the current hits the current chopping threshold, the bridge disables the current for a fixed period of time, which is programmable between 525 ns and 128 µs by writing to the TOFF bits in the OFF register. After the off time expires, the bridge is reenabled, starting another PWM cycle.

Note that the decay mode is set by DECMOD bits in the DECAY register. Slow, fast, mixed, or auto mixed decay modes are available.

The chopping current is set by a comparator which compares the voltage across a current sense resistor connected to the xISENx pins, multiplied by the gain of the current sense amplifier, with a reference voltage. The current sense amplifier is programmable in the CTRL register.

When driving in PWM mode, the chopping current is calculated as follows:

$$I_{CHOP} = \frac{2.75 \text{ V} \times \text{TORQUE}}{256 \times \text{ISGAIN} \times \text{R}_{\text{ISENSE}}}$$

where

- TORQUE is the setting of the TORQUE bits
- ISGAIN is the programmed gain of the ISENSE amplifiers (5, 10, 20, or 40).

#### 7.3.4 Decay Modes

During PWM current chopping, the H-bridge is enabled to drive current through the motor winding until the PWM current chopping threshold is reached. This is shown in the diagram below as case 1. The current flow direction shown indicates positive current flow in the step table below.

Once the chopping current threshold is reached, the H-bridge can operate in two different states, fast decay or slow decay.

In fast decay mode, once the PWM chopping current level has been reached, the H-bridge reverses state to allow winding current to flow in a reverse direction. If the winding current approaches zero, the bridge is disabled to prevent any reverse current flow. Fast decay mode is shown in the diagram below as case 2.

In slow decay mode, winding current is recirculated by enabling both of the low-side FETs in the bridge. This is shown as case 3 in Figure 9.



Figure 9. Decay Mode Current

Figure 10. Decay Mode Comparison

The DRV8704 supports fast decay and slow decay modes. In addition it supports fixed mixed decay and auto mixed decay modes. Decay mode is selected by the DECMOD bits in the DECAY register.

Mixed decay mode begins as fast decay, but after a programmable period of time (set by the TDECAY bits in the DECAY register) switches to slow decay mode for the remainder of the fixed off time.

Auto mixed decay mode samples the current level at the end of the blanking time, and if the current is above the Itrip threshold, immediately changes the H-bridge to fast decay. During fast decay, the (negative) current is monitored, and when it falls below the Itrip threshold (and another blanking time has passed), the bridge is switched to slow decay. Once the fixed off time expires, a new cycle is started.

If the bridge is turned on and at the end of  $t_{BLANK}$  the current is below the Itrip threshold, the bridge remains on until the current reaches Itrip. Then slow decay is entered for the fixed off time, and a new cycle begins.

#### Refer to Figure 11.

The upper waveform shows the behavior if I < Itrip at the end of  $t_{BLANK}$ . This is a stable, slow decay mode of operation.

The lower waveform shows what happens when I > Itrip at the end of  $t_{BLANK}$ . Note that (at slow motor speeds, where back EMF is not significant), the current increase during the ON phase is the same magnitude as the current decrease in fast decay, since both times are controlled by  $t_{BLANK}$ , and the rate of change is the same (full VM is applied to the load inductance in both cases, but in opposite directions). In this case, the current will gradually be driven down until the peak current is just hitting Itrip at the end of the blanking time, after which some cycles will be slow decay, and some will be mixed decay.

Submit Documentation Feedback





Figure 11. Auto Mixed Decay

To accurately detect zero current, an internal offset has been intentionally placed in the zero current detection circuit. If an external filter is placed on the current sense resistor to the xISENN and xISENP pins, symmetry must be maintained. This means that any resistance between the bottom of the  $R_{\text{ISENSE}}$  resistor and xISENN must be matched by the same resistor value (1% tolerance) between the top of the  $R_{\text{ISENSE}}$  resistor and xISENP. Ensure a maximum resistance of 500  $\Omega$ . The capacitor value should be chosen such that the RC time constant is between 50 and 60 ns. Any external filtering on these pins is optional and not required for operation.



Figure 12. Optional Filtering for Sense Amplifiers

# TEXAS INSTRUMENTS

#### 7.3.5 Blanking Time

After the current is enabled in an H-bridge, the voltage on the ISEN pin is ignored for a period of time before enabling the current sense circuitry. This blanking time is adjustable from 500 ns to 5.14  $\mu$ s, in 20-ns increments, by setting the TBLANK bits in the BLANK register. Note that the blanking time also sets the minimum drive time of the PWM.

The same blanking time is applied to the fast decay period in auto mixed decay mode. The PWM will ignore any transitions on Itrip after entering fast decay mode, until the blanking time has expired.

#### 7.3.6 Gate Drivers

An internal charge pump circuit and pre-drivers inside the DRV8704 directly drive N-channel MOSFETs, which drive the motor current.

The peak drive current of the pre-drivers is adjustable by setting the bits in the DRIVE register. Peak source currents may be set to 50 mA, 100 mA, 150 mA, or 200 mA. The peak sink current is approximately 2× the peak source current. Adjusting the peak current will change the output slew rate, which also depends on the FET input capacitance and gate charge.

When changing the state of the output, the peak current is applied for a short period of time (t<sub>DRIVE</sub>), to charge the gate capacitance. After this time, a weak current source is used to keep the gate at the desired state. When selecting the gate drive strength for a given external FET, the selected current must be high enough to fully charge and discharge the gate during the time when driven at full current, or excessive power will be dissipated in the FET.

During high-side turn-on, the low-side gate is pulled low. This prevents the gate-drain capacitance of the low-side FET from inducing turn-on.

The pre-driver circuits include enforcement of a dead time in analog circuitry, which prevents the high-side and low-side FETs from conducting at the same time. Additional dead time is added with digital delays. This delay can be selected by setting the DTIME bits in the CTRL register.



Figure 13. Gate Driver





Figure 14. Gate Driver Source Capability



Figure 15. Gate Driver Sink Capability

#### 7.3.7 Configuring Gate Drivers

IDRIVE and TDRIVE are selected based on the size of external FETs used. These registers need to be configured so that the FET gates are charged completely during TDRIVE. If IDRIVE and TDRIVE are chosen to be too low for a given FET, then the FET may not turn on completely. It is suggested to adjust these values insystem with the required external FETs and motors in order to determine the best possible setting for any application.

Note that TDRIVE will not increase the PWM time or change the PWM chopping frequency.

TEXAS INSTRUMENTS

In a system with capacitor charge Q and desired rise time RT, IDRIVE, and TDRIVE can be initially selected based on:

$$IDRIVE > \frac{Q}{RT}$$
 (2)

$$TDRIVE > 2 \times RT$$
 (3)

For best results, select the smallest IDRIVE and TDRIVE that meet the above conditions.

#### Example:

If the gate charge is 15 nC and the desired rise time is 400 ns, then select

IDRIVEP = 50 mA, IDRIVEN = 100 mA

TDRIVEP = TDRIVEN = 1050 ns

#### 7.3.8 External FET Selection

In a typical setup, the DRV8704 can support external FETs over 50 nC each. However, this capacity can be lower or higher based on the device operation. For an accurate calculation of FET driving capacity, use Equation 4.

$$Q < \frac{20 \text{ mA} \times (2 \times \text{DTIME} + \text{TBLANK} + \text{TOFF})}{4}$$
(4)

#### Example:

If a DTIME is set to 0 (410 ns), TBLANK is set to 0 (1  $\mu$ s), and TOFF is set to 0 (525 ns), then the DRV8704 will support Q < 11.5 nC FETs. (Please note that this is an absolute worst-case scenario with a PWM frequency about 430 kHz)

If a DTIME is set to 0 (410 ns), TBLANK is set to 0 (1  $\mu$ s), and TOFF is set to 0x14 (10  $\mu$ s), then the DRV8704 will support Q < 59 nC FETs (PWM frequency about 85 kHz).

If a DTIME is set to 0 (410 ns), TBLANK is set to 0 (1  $\mu$ s), and TOFF is set to 0x60 (48  $\mu$ s), then the DRV8704 will support Q < 249 nC FETs (PWM frequency about 20 kHz).

#### 7.3.9 Protection Circuits

The DRV8704 is fully protected against undervoltage, overcurrent, and overtemperature events.

#### 7.3.9.1 Overcurrent Protection (OCP)

Overcurrent is sensed by monitoring the voltage drop across the external FETs. If the voltage across a driven FET exceeds the value programmed by the OCPTH bits in the DRIVE register for more than the time period specified by the OCPDEG bits in the DRIVE register, an OCP event is recognized. During an OCP event, the H-bridge experiencing the OCP event is disabled. In addition, the corresponding xOCP bit in the STATUS register is set, and the FAULTn pin is driven low. The H-bridge (or H-bridges) will remain off, and the xOCP bit will remain set, until it is written to 0, or the device is reset.

### 7.3.9.2 Gate Driver Fault (PDF)

If excessive current is detected on the gate drive outputs (which would be indicative of a failed/shorted output FET or PCB fault), the H-bridge experiencing the fault is disabled, the xPDF bit in the STATUS register is set, and the FAULTn pin is driven low. The H-bridge will remain off, and the xPDF bit will remain set until it is written to 0, or the device is reset.

#### 7.3.9.3 Thermal Shutdown (TSD)

If the die temperature exceeds safe limits, all FETs in the H-bridge will be disabled, the OTS bit in the STATUS register will be set, and the FAULTn pin will be driven low. Once the die temperature has fallen to a safe level operation will automatically resume and the OTS bit will reset. The FAULTn pin will be released after operation has resumed.

#### 7.3.9.4 Undervoltage Lockout (UVLO)

If at any time the voltage on the VM pin falls below the undervoltage lockout threshold voltage, all FETs in the H-bridge will be disabled, the UVLO bit in the STATUS register will be set, and the FAULTn pin will be driven low. Operation will resume and the UVLO bit will reset when VM rises above the UVLO threshold. The FAULTn pin will be released after operation has resumed.

#### 7.3.10 Serial Data Format

The serial data consists of a 16-bit serial write, with a read/write bit, 3 address bits and 12 data bits. The three address bits identify one of the registers defined in the register section above. To complete the read or write transaction, SCS must be set to a logic 0.

To write to a register, data is shifted in after the address as shown in the timing diagram below. The first bit at the beginning of the access must be logic low for a write operation.



Figure 16. Serial Write Operation

Data may be read from the registers through the SDATO pin. During a read operation, only the address is used form the SDATI pin; the data bits following are ignored. The first bit at the beginning of the access must be logic high for a read operation.



(1) Any amount of time may pass between bits, as long as SCS stays active high. This allows two 8-bit writes to be used

Figure 17. Serial Read Operation

#### 7.4 Device Functional Modes

The DRV8704 is active unless the nSLEEP pin is brought logic low. In sleep mode the charge pump is disabled, the H-bridge FETs are disabled Hi-Z, and the V5 regulator is disabled. The DRV8704 is brought out of sleep mode automatically if nSLEEP is brought logic high.

If a '0' is written to the ENBL bit, the H-bridge outputs are disabled, but the internal logic will still be active.

CONDITION H-BRIDGE **CHARGE PUMP** SPI ۷5 8 V < VM < 52 V nSLEEP pin = 1Operating Operating Operating Operating Operating ENBL bit = 18 V < VM < 52 V Disabled nSLEEP pin = 1 Disabled Operating Operating Operating ENBL bit = 08 V < VM < 52 V Sleep mode Disabled Disabled Disabled Disabled nSLEEP pin = 0Fault Any fault condition met Disabled Depends on fault Depends on fault Depends on fault encountered

**Table 2. Functional Modes** 

# TEXAS INSTRUMENTS

## 7.5 Register Maps

## 7.5.1 Control Registers

The DRV8704 uses internal registers to control the operation of the motor. The registers are programmed by a serial SPI communications interface. At power-up or reset, the registers will be pre-loaded with default values as shown in Table 3.

Following is a map of the DRV8704 registers:

Table 3. DRV8704 Register Map

| NAME     | 11               | 10          | 9     | 8     | 7    | 6        | 5       | 4    | 3      | 2    | 1     | 0   |     | ADDRESS<br>HEX |
|----------|------------------|-------------|-------|-------|------|----------|---------|------|--------|------|-------|-----|-----|----------------|
| CTRL     | DTII             | TIME ISGAIN |       |       |      | Reserved |         |      |        |      |       |     | R/W | 00             |
| TORQUE   | Reserved         |             |       |       |      | TORQUE   |         |      |        |      |       |     | R/W | 01             |
| OFF      | Reserved PWMMODE |             |       |       | TOFF |          |         |      |        |      |       | R/W | 02  |                |
| BLANK    | Reserved         |             |       |       |      | TBLANK   |         |      |        |      |       |     | R/W | 03             |
| DECAY    | Reserved         |             | DECMO | D     |      | TDECAY   |         |      |        |      |       |     | R/W | 04             |
| RESERVED |                  |             |       |       |      | R        | eserved |      |        |      |       |     | R/W | 05             |
| DRIVE    | IDRI\            | /EP         | ID    | RIVEN | TDR  | IVEP     | TDRIVEN |      | OCPDEG |      | OCPTH |     | R/W | 06             |
| STATUS   | Reserved         |             |       |       |      | UVLO     | BPDF    | APDF | BOCP   | AOCP | OTS   | R/W | 07  |                |

Individual register contents are defined in the following sections.

## 7.5.1.1 CTRL Register (Address = 0x00h)

## Table 4. CTRL Register

| BIT   | NAME     | SIZE | R/W | DEFAULT | DESCRIPTION                                                                                           |
|-------|----------|------|-----|---------|-------------------------------------------------------------------------------------------------------|
| 0     | ENBL     | 1    | R/W | 1       | 0: Disable motor 1: Enable motor                                                                      |
| 7-1   | Reserved | 7    | _   | _       | Reserved                                                                                              |
| 9-8   | ISGAIN   | 2    | R/W | 11      | ISENSE amplifier gain set 00: Gain of 5 V/V 01: Gain of 10 V/V 10: Gain of 20 V/V 11: Gain of 40 V/V  |
| 11-10 | DTIME    | 2    | R/W | 00      | Dead time set  00: 410-ns dead time  01: 460-ns dead time  10: 670-ns dead time  11: 880-ns dead time |

## 7.5.1.2 TORQUE Register (Address = 0x01h)

## **Table 5. TORQUE Register**

| BIT  | NAME     | SIZE | R/W | DEFAULT | DESCRIPTION                                       |
|------|----------|------|-----|---------|---------------------------------------------------|
| 7-0  | TORQUE   | 8    | R/W | 0xFFh   | Sets full-scale output current for both H-bridges |
| 11-8 | Reserved | 4    | _   | _       | Reserved                                          |

## 7.5.1.3 OFF Register (Address = 0x02h)

## Table 6. OFF Register

| BIT  | NAME     | SIZE | R/W | DEFAULT | DESCRIPTION                                                                |
|------|----------|------|-----|---------|----------------------------------------------------------------------------|
| 7-0  | TOFF     | 8    | R/W | 0x30h   | Sets fixed off time, in increments of 525 ns 0x00h: 525 ns 0xFFh: 133.8 µs |
| 8    | PWMMODE  | 1    | R/W | 1       | 0: Do not write '0' to this register 1: PWM control mode                   |
| 11-9 | Reserved | 3    | _   | _       | Reserved                                                                   |

## 7.5.1.4 BLANK Register (Address = 0x03h)

## Table 7. BLANK Register

|      |          |      |     | _       |                                                                                                                                                                       |
|------|----------|------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BIT  | NAME     | SIZE | R/W | DEFAULT | DESCRIPTION                                                                                                                                                           |
| 7-0  | TBLANK   | 8    | R/W | 0x80h   | Sets current trip blanking time, in increments of 21 ns 0x00h: 1.05 µs 0x32h: 1.05 µs 0x33h: 1.07 µs 0xFEh: 5.859 µs 0xFFh: 5.880 µs Also sets minimum on-time of PWM |
| 11-8 | Reserved | 4    | _   | _       | Reserved                                                                                                                                                              |

## 7.5.1.5 DECAY Register (Address = 0x04h)

## **Table 8. DECAY Register**

| BIT  | NAME     | SIZE | R/W | DEFAULT | DESCRIPTION                                                                                                                                                                                    |
|------|----------|------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7-0  | TDECAY   | 8    | R/W | 0x10h   | Sets mixed decay transition time, in increments of 525ns                                                                                                                                       |
| 10-8 | DECMOD   | 3    | R/W | 000     | 000: Force slow decay at all times 001: Reserved 010: Force fast decay at all times 011: Use mixed decay at all times 100: Reserved 101: Use auto mixed decay at all times 110 – 111: Reserved |
| 11   | Reserved | 1    | _   | _       | Reserved                                                                                                                                                                                       |

## 7.5.1.6 Reserved Register Address = 0x05h

## **Table 9. Reserved Register**

| BIT  | NAME     | SIZE | R/W | DEFAULT | DESCRIPTION |
|------|----------|------|-----|---------|-------------|
| 11-0 | Reserved | 12   | _   | _       | Reserved    |

# 7.5.1.7 DRIVE Register Address = 0x06h

## Table 10. DRIVE Register

| BIT | NAME    | SIZE | R/W | DEFAULT | DESCRIPTION                                                                       |
|-----|---------|------|-----|---------|-----------------------------------------------------------------------------------|
| 1-0 | ОСРТН   | 2    | R/W | 01      | OCP threshold<br>00: 250 mV<br><b>01: 500 mV</b><br>10: 750 mV<br>11: 1000 mV     |
| 3-2 | OCPDEG  | 2    | R/W | 01      | OCP deglitch time<br>00: 1.05 μs<br><b>01: 2.1 μs</b><br>10: 4.2 μs<br>11: 8.4 μs |
| 5-4 | TDRIVEN | 2    | R/W | 10      | Gate drive sink time 00: 263 ns 01: 525 ns 10: 1.05 µs 11: 2.10 µs                |

# Table 10. DRIVE Register (continued)

| BIT   | NAME    | SIZE | R/W | DEFAULT | DESCRIPTION                                                                                                                       |
|-------|---------|------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------|
| 7-6   | TDRIVEP | 2    | R/W | 10      | Gate drive source time<br>00: 263 ns<br>01: 525 ns<br>10: 1.05 µs<br>11: 2.10 µs                                                  |
| 9-8   | IDRIVEN | 2    | R/W | 11      | Gate drive peak sink current 00: 100-mA peak (sink) 01: 200-mA peak (sink) 10: 300-mA peak (sink) 11: 400-mA peak (sink)          |
| 11-10 | IDRIVEP | 2    | R/W | 11      | Gate drive peak source current 00: 50-mA peak (source) 01: 100-mA peak (source) 10: 150-mA peak (source) 11: 200-mA peak (source) |

# 7.5.1.8 STATUS Register (Address = 0x07h)

# Table 11. STATUS Register

| BIT  | NAME     | SIZE | R/W | DEFAULT | DESCRIPTION                                                                                                                                                                                                   |
|------|----------|------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0    | отѕ      | 1    | R   | 0       | O: Normal operation 1: Device has entered overtemperature shutdown Write a '0' to this bit to clear the fault and resume operation Operation automatically resumes once temperature has fallen to safe levels |
| 1    | AOCP     | 1    | R/W | 0       | O: Normal operation     Channel A overcurrent shutdown     Write a '0' to this bit to clear the fault and resume operation                                                                                    |
| 2    | ВОСР     | 1    | R/W | 0       | O: Normal operation 1: Channel B overcurrent shutdown Write a '0' to this bit to clear the fault and resume operation                                                                                         |
| 3    | APDF     | 1    | R/W | 0       | O: Normal operation Channel A predriver fault Write a '0' to this bit to clear the fault and resume operation  O: Normal operation  O: Normal operation                                                       |
| 4    | BPDF     | 1    | R/W | 0       | O: Normal operation 1: Channel B predriver fault Write a '0' to this bit to clear the fault and resume operation                                                                                              |
| 5    | UVLO     | 1    | R   | 0       | O: Normal operation 1: Undervoltage lockout Write a '0' to this bit to clear the fault and resume operation The UVLO bit cannot be cleared in sleep mode Operation automatically resumes once VM has risen    |
| 11-6 | Reserved | 5    | _   | _       | Reserved                                                                                                                                                                                                      |

SLVSD29-OCTOBER 2015

# **Application and Implementation**

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

The DRV8704 is used in brushed DC motor control.

### 8.2 Typical Application

The following design procedure can be used to configure the DRV8704.



Figure 18. Dual Brushed-DC Motor Control

# **ISTRUMENTS**

### Typical Application (continued)

#### 8.2.1 Design Requirements

Table 12 shows design input parameters for system design.

**Table 12. Design Parameters** 

| DESIGN PARAMETER             | REFERENCE         | EXAMPLE VALUE      |
|------------------------------|-------------------|--------------------|
| Supply voltage               | VM                | 24 V               |
| FET total gate charge (1)    | $Q_{g}$           | 41 nC (typically)  |
| FET gate-to-drain charge (1) | Q <sub>gd</sub>   | 6.7 nC (typically) |
| Target FET gate rise time    | RT                | 20 to 100 ns       |
| Motor winding resistance     | R <sub>L</sub>    | 400 mΩ             |
| Motor winding inductance     | LL                | 258 μΗ             |
| Target chopping current      | I <sub>CHOP</sub> | 5.5 A              |

<sup>(1)</sup> FET part number is CSD18540Q5B

### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 External FET Selection

The DRV8704 FET support is based on the charge pump capacity and output PWM frequency. For a quick calculation of FET driving capacity, use the following equations when drive and brake (slow decay) are the primary modes of operation:

$$Q_g < \frac{I_{VCP}}{2 \times f_{PWM}}$$

where

f<sub>PWM</sub> is the maximum desired PWM frequency to be applied to the DRV8704 inputs or the current chopping frequency, whichever is larger.

The factor of two arises because there are two H-bridges present.

The current chopping frequency is at most:

$$f_{\text{PWM}} < \frac{1}{t_{\text{OFF}} + t_{\text{BLANK}}}$$
 (6)

Example:

If a system uses a maximum PWM frequency of 40 kHz, then the DRV8704 will support  $Q_g$  < 250 nC FETs.

If the application will require a forced fast decay (or alternating between drive and reverse drive), the maximum FET driving capacity is given by:

$$Q_{g} < \frac{I_{VCP}}{4 \times f_{PWM}} \tag{7}$$

#### 8.2.2.2 IDRIVE Configuration

Submit Documentation Feedback

IDRIVE is selected based on the gate charge of the FETs. The IDRIVEx and TDRIVEx registers need to be configured so that the FET gates are charged completely during TDRIVE. If IDRIVE is chosen to be too low for a given FET, or if TDRIVE is less than the intended rise time, then the FET may not turn on completely. TI suggests to adjust these values in-system with the required external FETs and motor to determine the best possible setting for any application.

For FETs with a known gate-to-drain charge Q<sub>od</sub> and desired rise time RT, IDRIVE and TDRIVE can be selected based on:

$$IDRIVE > \frac{Q_{gd}}{RT}$$
 (8)

$$TDRIVE > 2 \times RT$$
 (9)

#### Example:

www.ti.com

If the gate-to-drain charge is 5.9 nC, and the desired rise time is around 20 to 100 ns:

 $IDRIVE_1 = 6.7 \text{ nC} / 20 \text{ ns} = 335 \text{ mA}$ 

 $IDRIVE_2 = 6.7 \text{ nC} / 100 \text{ ns} = 67 \text{ mA}$ 

Select IDRIVE between 67 and 335 mA.

We select IDRIVEP as 200-mA source and IDRIVEP as 400-mA sink.

We select TDRIVEN and TDRIVEP as 525 ns.

#### 8.2.2.3 Current Chopping Configuration

The chopping current is set based on the sense resistor value, shunt amplifier gain set by the ISGAIN register, and the TORQUE register setting. The following is used to calculate the current:

$$I_{CHOP} = \frac{2.75 \text{ V} \times \text{TORQUE}}{256 \times \text{ISGAIN} \times \text{R}_{\text{ISENSE}}}$$
(10)

#### Example:

If the desired chopping current is 5.5 A:

Set  $R_{SENSE} = 100 \text{ m}\Omega$ .

Set ISGAIN to the 5 V/V setting.

The TORQUE register can be (decimal) 255.

#### 8.2.2.4 Decay Modes

The DRV8704 supports several different decay modes: slow decay, fast decay, mixed decay, and automatic mixed decay. The current through the motor windings is regulated using an adjustable fixed-time-off scheme. This means that after any drive phase, when a motor winding current has hit the current chopping threshold (I<sub>TRIP</sub>), the DRV8704 will place the winding in one of the decay modes for TOFF. After TOFF, a new drive phase starts.

#### 8.2.2.5 Sense Resistor

For optimal performance, it is important for the sense resistor to be:

- Surface-mount
- Low inductance
- Rated for high enough power
- Placed closely to the motor driver

The power dissipated by the sense resistor equals  $I_{RMS}^2 \times R$ . For example, if peak motor current is 3 A, RMS motor current is 2 A, and a  $0.05-\Omega$  sense resistor is used, the resistor will dissipate 2  $A^2 \times 0.05 \Omega = 0.2$  W. The power quickly increases with higher current levels.

Resistors typically have a rated power within some ambient temperature range, along with a derated power curve for high ambient temperatures. When a PCB is shared with other components generating heat, margin should be added. It is always best to measure the actual sense resistor temperature in a final system, along with the power MOSFETs, as those are often the hottest components.

Because power resistors are larger and more expensive than standard resistors, it is common practice to use multiple standard resistors in parallel, between the sense node and ground. This distributes the current and heat dissipation.

# TEXAS INSTRUMENTS

## 8.2.3 Application Curves



O Bower Supply Becommendations

# 9 Power Supply Recommendations

The DRV8704 is designed to operate from an input voltage supply (VM) range between 8 and 52 V. A 0.01- $\mu$ F ceramic capacitor rated for VM must be placed as close to the DRV8704 as possible. In addition, a bulk capacitor must be included on VM.

### 9.1 Bulk Capacitance

Having appropriate local bulk capacitance is an important factor in motor drive system design. It is generally beneficial to have more bulk capacitance, while the disadvantages are increased cost and physical size.

The amount of local capacitance needed depends on a variety of factors, including:

- · The highest current required by the motor system
- The power supply's capacitance and ability to source current
- · The amount of parasitic inductance between the power supply and motor system
- The acceptable voltage ripple
- The type of motor used (brushed DC, brushless DC, stepper)
- · The motor braking method

The inductance between the power supply and motor drive system will limit the rate current can change from the power supply. If the local bulk capacitance is too small, the system will respond to excessive current demands or dumps from the motor with a change in voltage. When adequate bulk capacitance is used, the motor voltage remains stable and high current can be quickly supplied.

The data sheet generally provides a recommended value, but system-level testing is required to determine the appropriate sized bulk capacitor.



Figure 21. Example Setup of Motor Drive System With External Power Supply

The voltage rating for bulk capacitors should be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.

# TEXAS INSTRUMENTS

## 10 Layout

## 10.1 Layout Guidelines

The VM terminal should be bypassed to GND using a low-ESR ceramic bypass capacitor with a recommended value of 0.01  $\mu$ F rated for VM. This capacitor should be placed as close to the VM pin as possible with a thick trace or ground plane connection to the device GND pin.

The VM pin must be bypassed to ground using a bulk capacitor rated for VM. This component may be an electrolytic. The bulk capacitor should be placed to minimize the distance of the high-current path through the external FETs. The connecting metal trace widths should be as wide as possible, and numerous vias should be used when connecting PCB layers. These practices minimize inductance and allow the bulk capacitor to deliver high current.

A low-ESR ceramic capacitor must be placed in between the CPL and CPH pins. A value of 0.1  $\mu$ F rated for VM is recommended. Place this component as close to the pins as possible.

A low-ESR ceramic capacitor must be placed in between the VM and VCP pins. A value of 1  $\mu$ F rated for 16 V is recommended. Place this component as close to the pins as possible.

Bypass VINT to ground with a ceramic capacitor rated 6.3 V. Place this bypassing capacitor as close to the pin as possible.

Bypass V5 to ground with a ceramic capacitor rated 6.3 V. Place this bypassing capacitor as close to the pin as possible.

If desired, align the external NMOS FETs as shown on the next page to facilitate layout. Route the AOUT1, AOUT2, BOUT1, and BOUT2 nets to the motor windings.

Use separate traces to connect the xISENP and xISENN pins to the sense resistor terminals.



# 10.2 Layout Example



Figure 22. Board Layout Example

# TEXAS INSTRUMENTS

## 11 Device and Documentation Support

#### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

PowerPAD, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## PACKAGE OPTION ADDENDUM

15-Nov-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| DRV8704DCP       | ACTIVE | HTSSOP       | DCP                | 38   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DRV8704              | Samples |
| DRV8704DCPR      | ACTIVE | HTSSOP       | DCP                | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DRV8704              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

15-Nov-2015

| n no event shall TI's liabili | tv arising out of such information | exceed the total purchase | price of the TI part(s | ) at issue in this document sold by | y TI to Customer on an annual basis. |
|-------------------------------|------------------------------------|---------------------------|------------------------|-------------------------------------|--------------------------------------|
|                               |                                    |                           |                        |                                     |                                      |

# PACKAGE MATERIALS INFORMATION

www.ti.com 26-Feb-2019

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV8704DCPR | HTSSOP          | DCP                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 26-Feb-2019



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV8704DCPR | HTSSOP       | DCP             | 38   | 2000 | 350.0       | 350.0      | 43.0        |

4.4 x 9.7, 0.22 mm pitch

SMALL OUTLINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224560/A



# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated