## Prosty procesor RISC

2. 1111

sub

A < -A - B

## Specyfikacja

I. architektura Harvardzka II. brak adresowania pośredniego III.brak stosu IV. pamieć danych RAM: rozmiar 16B, 8-bitowe słowa V. pamieć programu ROM: rozmiar 1k, 14-bitowe słowa VI. Rejestry: a. A Akumulator 8-bitowy b. B Rejestr ogólny 8-bitowy c. PC Licznik programu 10-bitowy d. IR Rejestr instrukcji 14-bitowy e. Z Flaga zera 1-bitowa f. C Flaga przeniesienia 1-bitowa Format instrukcii: VII. a. kod operacji 4-bitowy (2<sup>4</sup>=16 operacji) b. operand 8-bitowy lub c. adres 10-bitowy Wykonywane operacje VIII. a. operacje ogólne kod mn. arg. opis #op załadowanie operandu #op do rejestru A 1. 1010 mva 2. 0001 mvb załadowanie operandu #op do rejestru B #op załadowanie bajtu spod adresu RAM[#op] do akumulatora 3. 0010 load #op załadowanie bajtu z akumulatora do adresu RAM[#op] 4. 0011 store #op 5. 0100 xchg  $A \leftarrow B$ wymiana rejestrów A i B #op skok bezwarunkowy do etykiety #op 6. 0101 imp skok pod warunkiem jedynki w rejestrze zera do etykiety #op 7. 0110 įΖ #op skok pod warunkiem jedynki w rejestrze przeniesienia do etykiety #op 8. 0111 jc skok pod warunkiem zera w rejestrze zera do etykiety #op 9. 1000 jnz #op skok pod warunkiem zera w rejestrze przeniesienia do etykiety #op 10.1001 jnc 11. 0000 nop brak operacji b. operacje logiczne 1. 1011 and if  $(A == 0) Z \le 1 \text{ else } Z \le 0$  $A \leftarrow A \& B$ if  $(A == 0) Z \le 1$  else  $Z \le 0$ 2. 1100 or  $A \leftarrow A \mid B$ A <- ~A if  $(A == 0) Z \le 1 \text{ else } Z \le 0$ 3. 1101 not c. operacje arytmetyczne add -A < -A + B if (A==0) Z < = 1 else Z < = 0 if ((A+B) < A) C < = 1 else C < = 01. 1110 if (A==0) Z<=1 else Z<=0 if ((A+B)>A) C<=1 else C<=0

```
`timescale 1ns / 1ps
module cpu v1(clk, rst, Aout, Bout, PCout, IRout, Zout, Cout);
input clk;
input rst;
output [7:0]
               Aout.:
output [7:0]
               Bout:
output [9:0]
               PCout;
output [13:0] IRout;
output Zout;
output Cout;
reg [7:0]
               A;
reg [7:0]
               B:
               PC;
reg [9:0]
reg [13:0]
               IR;
req Z;
reg C;
reg [7:0] RAM[0:15];
reg [13:0] ROM[0:1023];
wire [3:0] OPCODE=IR[13:10];
wire [9:0] ADDRESS=IR[9:0];
wire [7:0] OPERATOR=IR[7:0];
assign Aout=A;
assign Bout=B;
assign PCout=PC;
assign IRout=IR;
assign Zout=Z;
assign Cout=C;
always @(posedge clk)
begin
       if (~rst)
               begin
                       PC <= 0;
                       A \leq 0;
                       B <= 0;
                       Z \ll 0;
                       C <= 0;
               end
       else
               begin
                       IR <= ROM[PC];</pre>
                       PC <= PC+1;
               end
end
always @(negedge clk)
begin
       case (OPCODE)
               4'b0000:
                                       //nop
                       A \leq A;
```

```
4'b1010:
                      //mva arg
       A <= OPERATOR;
4'b0001:
                                      //mvb arg
       B <= OPERATOR;
4'b0010:
                                      //load addr
       A <= RAM[ADDRESS];
4'b0011:
                                      //store addr
       RAM[ADDRESS] <= A;</pre>
4'b0100:
                                      //xchq
       begin
               A <= B;
               B <= A;
       end
4'b0101:
                                      //jmp addr
       PC <= ADDRESS;
4'b0110:
                                      //jz addr
       if (Z == 1'b1)
              PC <= ADDRESS;
4'b0111:
                                      //ic addr
       if (C == 1'b1)
               PC <= ADDRESS;
4'b1000:
                      //jnz addr
       if (Z == 1'b0)
               PC <= ADDRESS;
4'b1001:
                                      //inc addr
       if (C == 1'b0)
              PC <= ADDRESS;
4'b1011:
                                      //and
begin
       A <= A&B;
       if ((A&B) == 8'b0)
               Z <= 1;
       else
               Z <= 0;
end
4'b1100:
                                      //or
begin
       A <= A|B;
       if ((A&B) == 8'b0)
               Z <= 1;
       else
               Z <= 0;
end
4'b1101:
                              //not
begin
       A <= \sim A;
```

```
if ((A) == 8'b0)
            z <= 1;
      else
             z <= 0;
end
4'b1110:
                                  //add
begin
      A \leq A + B;
      if ((A+B) < A)
            C <= 1;
      else
             C <= 0;
      if ((A+B) == 8'b0)
             z <= 1;
      else
             Z <= 0;
end
4'b1111:
                                  //sub
begin
      A <= A - B;
      if ((A-B) > A)
            C <= 1;
      else
           C <= 0;
      if ((A - B) == 8'b0)
             z <= 1;
      else
             z <= 0;
end
```

endcase

end

endmodule

```
#include <iostream>
#include <algorithm>
#include <string>
#include <sstream>
#include <valarray>
#include <iomanip>
#include <vector>
#include <map>
#include <fstream>
#include <bitset>
#include <set>
using namespace std;
int main(int argc, char **argv)
         map<string, bitset<10>> et;
         unsigned lineNumber;
         string line;
         char opcode[20];
         char argument[20];
         fstream i;
         fstream o;
        i.open("in.txt", ios::in);
        o.open("out.txt", ios::out | ios::trunc);
        lineNumber = 0;
        cout << "Faza 1: etykiety -> adresy skoku" << endl;</pre>
        while (std::getline(i, line))
                 strcpy(opcode, "\0");
                  strcpy(argument, "\0");
                 sscanf(line.c_str(), "%s %s", &opcode, &argument);
                 if (strcmp("mva", opcode) == 0)
                          ++lineNumber;
                 if (strcmp("mvb", opcode) == 0)
                          ++lineNumber;
                 if (strcmp("load", opcode) == 0)
                          ++lineNumber;
                 if (strcmp("store", opcode) == 0)
                          ++lineNumber;
                 if (strcmp("xchg", opcode) == 0)
                          ++lineNumber;
                 if (strcmp("jmp", opcode) == 0)
                          ++lineNumber;
                 if (strcmp("jz", opcode) == 0)
```

```
++lineNumber;
        if (strcmp("ic", opcode) == 0)
                 ++lineNumber;
        if (strcmp("jnz", opcode) == 0)
                 ++lineNumber;
        if (strcmp("jnc", opcode) == 0)
                 ++lineNumber;
        if (strcmp("nop", opcode) == 0)
                 ++lineNumber;
        if (strcmp("and", opcode) == 0)
                 ++lineNumber;
        if (strcmp("or", opcode) == 0)
                 ++lineNumber;
        if (strcmp("not", opcode) == 0)
                 ++lineNumber:
        if (strcmp("add", opcode) == 0)
                 ++lineNumber;
        if (strcmp("sub", opcode) == 0)
                 ++lineNumber;
        switch (opcode[0])
        case '.':
                 et[opcode] = lineNumber;
i.clear();
i.seekg(0, ios::beg);
lineNumber = 0;
cout << "Faza 2: Konwersja mnemonikow" << endl;</pre>
while (std::getline(i, line))
        strcpy(opcode, "\0");
        strcpy(argument, "\0");
        sscanf(line.c_str(), "%s %s", &opcode, &argument);
        std::bitset<8> binarg(atoi(argument));
        std::bitset<10> binaddr(atoi(argument));
        if (strcmp("nop", opcode) == 0)
```

}

```
o << "ROM[" << lineNumber << "] = 14'b0000 00000000000;</pre>
         o << "; //nop" << endl;
         ++lineNumber;
if (strcmp("mva", opcode) == 0)
         o << "ROM[" << lineNumber << "] = 14'b1010 00 ";</pre>
         o << binarg;</pre>
         o << "; //mva " << argument << endl;
         ++lineNumber:
if (strcmp("mvb", opcode) == 0)
         o << "ROM[" << lineNumber << "] = 14'b0001 00 ";</pre>
         o << binarg;</pre>
         o << "; //mvb " << argument << endl;
         ++lineNumber:
if (strcmp("load", opcode) == 0)
         o << "ROM[" << lineNumber << "] = 14'b0010 ";</pre>
         o << binaddr;</pre>
         o << "; //load " << argument << endl;
         ++lineNumber;
if (strcmp("store", opcode) == 0)
         o << "ROM[" << lineNumber << "] = 14'b0011 ";</pre>
         o << binaddr:
         o << "; //store " << argument << endl;
         ++lineNumber;
if (strcmp("xchg", opcode) == 0)
         o << "ROM[" << lineNumber << "] = 14'b0100_00000000000";</pre>
         o << "; //xchg" << endl;
         ++lineNumber;
if (strcmp("jmp", opcode) == 0)
         o << "ROM[" << lineNumber << "] = 14'b0101_";</pre>
         o << et[argument];</pre>
         o << "; //jmp " << argument << endl;
         ++lineNumber;
if (strcmp("jz", opcode) == 0)
         o << "ROM[" << lineNumber << "] = 14'b0110 ";</pre>
         o << et[argument];</pre>
         o << "; //jz " << argument << endl;
         ++lineNumber;
if (strcmp("jc", opcode) == 0)
         o << "ROM[" << lineNumber << "] = 14'b0111 ";</pre>
         o << et[argument];</pre>
         o << "; //jc " << argument << endl;
         ++lineNumber;
if (strcmp("jnz", opcode) == 0)
         o << "ROM[" << lineNumber << "] = 14'b1000 ";</pre>
         o << et[argument];</pre>
```

```
++lineNumber:
         if (strcmp("jnc", opcode) == 0)
                  o << "ROM[" << lineNumber << "] = 14'b1001 ":
                  o << et[argument];</pre>
                  o << "; //inc " << argument << endl;
                  ++lineNumber;
         if (strcmp("and", opcode) == 0)
                  o << "ROM[" << lineNumber << "] = 14'b1011 00000000000";</pre>
                  o << "; //and" << endl;
                  ++lineNumber;
         if (strcmp("or", opcode) == 0)
                  o << "ROM[" << lineNumber << "] = 14'b1100 00000000000;</pre>
                  o << "; //or" << endl;
                  ++lineNumber:
         if (strcmp("not", opcode) == 0)
                  o << "ROM[" << lineNumber << "] = 14'b1101 00000000000";</pre>
                  o << "; //not" << endl;
                  ++lineNumber;
         if (strcmp("add", opcode) == 0)
                  o << "ROM[" << lineNumber << "] = 14'b1110 00000000000";</pre>
                  o << "; //add" << endl;
                  ++lineNumber:
         if (strcmp("sub", opcode) == 0)
                  o << "ROM[" << lineNumber << "] = 14'b1111 0000000000";</pre>
                  o << "; //sub" << endl;
                  ++lineNumber;
         switch (opcode[0])
         case '.':
                  o << "// " << opcode << endl;
}
o << endl;
cout << lineNumber << " linii" << endl;</pre>
i.close();
o.close();
return 0;
```

o << "; //jnz " << argument << endl;