# 2020 Computer Architecture Project 1

|          | B07902053 許浩鳴                              | B07902133 彭道<br>耘                | B07902141 林庭風                                   |
|----------|--------------------------------------------|----------------------------------|-------------------------------------------------|
| workload | Report, Forwarding,<br>Module Modification | Report,<br>Connecting<br>Modules | Report, Hazard Detection,<br>Pipeline Registers |

# **Development Environment**

- OS: Ubuntu 18.04.
- Compiler: iverilog.
- IDE: Vim.
- Method to Debug: gtkwave and \$display.

## **Final Datapath**



## **Module Implementations**

#### **CPU**

• input: clock signal(*clk\_i*), reset signal(*rst\_i*), and start signal(*start\_i*).

This module is just a place to put all wires connecting all modules described in the following.

## **Forwarding**

- input: EX\_RSaddr1\_i, EX\_RSaddr2\_i, Mem\_RegWrite\_i, Mem\_RDaddr\_i, WB\_RegWrite\_i, WB\_RDaddr\_i.
- output: two selected signals for each MUX3.

We implement this module to detect EX hazard or Mem hazard. The rules are shown in the following, which is followed by the spec.

```
if (MEM_RegWrite_i &&
    Mem_RDaddr_i != 0 &&
    Mem_RDaddr_i == EX_RSaddr1_i) Forward EX result to RS1
else if (WB_RegWrite_i &&
    WB_RDaddr_i != 0 &&
    WB_RDaddr_i == EX_RSaddr1_i) Forward Mem result to RS1

if (MEM_RegWrite_i &&
    Mem_RDaddr_i != 0 &&
    Mem_RDaddr_i != 0 &&
    Mem_RDaddr_i != 0 &&
    Mem_RDaddr_i != 0 &&
    WB_RDaddr_i != EX_RSaddr2_i) Forward Mem result to RS2
```

#### **Hazard Detection**

- input: IDEX\_MemRead\_i, IDEX\_RDaddr\_i, IFID\_RSaddr1\_i, IFID\_RSaddr2\_i.
  - note that IFID\_RSaddr1\_i represents instruction[19-15] and represents IFID\_RSaddr2\_i instruction[24-20]
- output: *PCwrite\_o*, *Stall\_o*, *NoOp\_o*.
  - o possible outcomes:
    - (1, 0, 0) for non-stall situation
    - (0, 1, 1) when we need to stall

We implement this module to determine if **stall** operation should be operated. Specifically, if <code>IDEX\_Memread\_i</code> is 1 and <code>IDEX\_RDaddr\_i</code> equals either <code>IFID\_RSaddr1\_i</code> or <code>IFID\_RSaddr2\_i</code>, we need to do **stall** operation. The stall signal will be sent to <code>IF/ID</code>, and the data in <code>IF</code> stage will not be passed to <code>ID</code> stage until the next cycle. The rule are shown in the following.

```
if (IDEX_MemRead_i &&
  ((IDEX_RDaddr_i == IFID_RSaddr1_i) ||
  (IDEX_RDaddr_i == IFID_RSaddr2_i)) Stall
```

## Pipeline Registers (IF\_ID, ID\_EX, EX\_MEM, MEM\_WB)

To seperate data into five stages, we implement four modules, to pass data to the next stage. Besides, they are all given the clock signal(*clk\_i*) and start signal(*start\_i*). When *start\_i* is 0, we initial all registers as 0. After that, once *clk\_i* is set to 1, we pass all data needed to the next stage.

Additionally, we implement the action **stall** and **flush** in IF\_ID module.

#### And

- input: branch signal and a boolean value if two data are the same in register.
- output: do the **and** operation for two inputs to determine if **flush** operation is needed. If **flush** operation is needed, then we pass flush signal to IF\_ID and MUX\_PC, which resets PC at ID stage. Thus, the pipeline registers of the instruction after beq will be set zero, and the instruction in the next cycle will jump to the one spcified in beq.

#### Adder

- common operation
  - input: reads from two wires data1\_i and data2\_i.
  - output: put data1\_i + data2\_i to data\_o.
- Adder\_PC
  - o input: 4 and current PC address
  - output: next address (PC+4) to MUX\_PC
- Adder\_Branch
  - o input:
    - imm gen that is left-shifted by 1
    - current PC address
  - output: branch address to MUX\_PC

#### **ALU**

- input: ALU control signal, data1\_i and data2\_i.
- output: 32-bit calculated result and a zero signal.
- apply arithmetic operation according to a 3-bit ALU control signal.

## **ALU\_Control**

- input: funct3, funct7 and ALU opcode.
- output: 3-bit select signal to ALU.
- signals for addi, srai, and, xor, sll, add, sub, mul, sw, lw

#### **Control**

- input: *Op\_i*, *NoOp\_i* 
  - *Op\_i* represents instruction opcode (instruction[6:0])
  - NoOp\_i comes from Harzard Detection Unit
- output: ALUOp\_o, ALUSrc\_o, Branch\_o, MemRead\_o, MemWrite\_o, RegWrite\_o, MemtoReg\_o
- determine output signal values according to Op\_i, and if NoOp\_i is 1, then we do stall
  operation and set signals zero.

### Sign Extend (Imm Gen)

- input: 32-bit instruction.
- output: duplicate the MSB of 12-bit immediate by 20 times and extend to 32-bit.

We had some trouble when implementing this module since we ignored when parsing *sw* and *beq* instructions, the position where immediates stored are not the last 12 bits. While finding this problem, we just fixed it by simple case analysis.

#### MUX3

- input: data1\_i, data2\_i, data3\_i and select.
  - data1\_i: directly from register file
  - data2\_i: WB\_WriteData (from MEM\_WB)
  - data3\_i: MEM\_ALUResult (from EX\_MEM)
  - select: signal of the fowarding type
- output: choose one from the three data according to the select signal and put the selected data to *data\_o*.
- two MUX3; one for ID\_EX\_RSaddr1 and another for ID\_EX\_RSaddr2

## MUX32 (MUX\_PC, MUX\_ALU, MUX\_WB)

- MUX\_PC, MUX\_ALU and MUX\_WB are MUX for IF, EX, and WB stages
- MUX\_PC
  - input: *IF\_pc\_add\_out*, *ID\_add\_out* and *Flush* 
    - *IF\_pc\_add\_out*: from Adder\_PC
    - *ID\_add\_out*: from Adder\_Branch. It is selected when flush is true
  - output: put the select data to data\_o (IF\_pc\_in).
- MUX ALU
  - input: data1\_i, data2\_i and select.
    - data1\_i: output from the MUX3 for ID\_EX\_RSaddr2
    - data2\_i: output from Sign\_Extend
    - select: ALUSrc signal
  - output: put the select data to data\_o (EX\_ALU\_input2).
- MUX\_WB
  - input: WB\_mux1, WB\_mux2 and WB\_memto\_reg
  - output: put the select data to data\_o (WB\_write\_data).

## **Other Difficulties Encountered**

- The datapath pdf file prints by linux(ubuntu) can not be printed at 7-11.
  - Final solution: Use the android print to pdf instead.