# 2020 Computer Architecture Project 2

|          | B07902053 許浩鳴                             | B07902133 彭道<br>耘        | B07902141 林庭風                          |
|----------|-------------------------------------------|--------------------------|----------------------------------------|
| workload | report, cache controller<br>state diagram | report, sram explanation | report, cache<br>implementation, debug |

## **Development Environment**

- OS: Ubuntu 18.04.
- Compiler: iverilog.
- IDE: Vim.
- Method to Debug: gtkwave and \$display.

### Cache

#### **Cache Controller**

There are five states of cache: *IDLE*, *MISS*, *WRITE BACK*, *READMISS*, *READMISS\_OK*, and four signals (mem\_enable, mem\_write, cache\_write, write\_back).

- *IDLE*: The normal state of cache, nothing happens when in this state. If the miss on cache happens, the state is transferred to *MISS*.
- *MISS*: When the cache miss just happens, we need to check whether the dirty bit is true. If it is true, we move to *WRITE BACK* state, otherwise *READMISS* state.
- WRITE BACK: This state means we need to write the data in the cache into Data Memory. We need to wait until mem\_ack\_i is true, and move the state to READMISS. The signal mem\_ack\_i may be true only in every 10 cycles.
- *READMISS*: In this state, we just wait until *mem\_ack\_i* becomes true, and move to *READMISS\_OK*.
- *READMISS\_OK*: In this state, if the signals *enable\_i* is true, meaning that the data is ready and can be written to cache.

The following automata demonstrate how the states transfer, and the tuple in the states represent the signal (mem\_enable, mem\_write, cache\_write, write\_back).



- Output: cpu\_data\_o, cpu\_stall\_o
  - cpu\_data\_o: data in cache being passed to CPU
  - o cpu\_stall\_o: signal emitted to PC and each pipline register when cache miss, causing CPU to stall

#### **SRAM**

- input: clock signal(clk\_i), rst\_i, addr\_i, tag\_i, data\_i, enable\_i, write\_i
  - write\_i: if needed to write to the momoey.
  - *addr\_i*, *tag\_i*: query address and tag.
- output: tag\_o, data\_o, hit\_o

We implement this module to get tag and data when memory read/write. The cache is two-way associative, with replacement policy being LRU (least recently used). When access cache with tag and data, we will check whether the tag are the same and valid bit is 1 in two sets respectively. If any set has memory hit, we can write the tag and data in the cache if the *enable\_i* and *write\_i* are

We use the register *pos* to implement LRU (least recently used). When we get cache miss in both sets, we choose the index in *pos*, and write the data in the coressponding block in that cache, then flip the index of *pos*.

### **Other Difficulties Encountered**

The difficulty encountered is that we found that the data in Data Memory never changed. We find the bugs for about one hour and the only bug is that  $w_hit_data$  should be assigned to  $cpu_data_i$ , but we assign it to  $cpu_data$ . After removing this bug, everything works and the sample instructions are passed.