## SEMESTER 3

**ELECTRONICS & COMMUNICATION ENGINEERING** 

# SEMESTER S3 MATHEMATICS FOR ELECTRICAL SCIENCE AND PHYSICAL SCIENCE – 3

## (Common to B & C Groups)

| Course Code                        | GYMAT301                            | CIE Marks   | 40             |
|------------------------------------|-------------------------------------|-------------|----------------|
| Teaching Hours/Week<br>(L: T:P: R) | 3:0:0:0                             | ESE Marks   | 60             |
| Credits                            | 3                                   | Exam Hours  | 2 Hrs. 30 Min. |
| Prerequisites (if any)             | Basic knowledge in complex numbers. | Course Type | Theory         |

## **Course Objectives:**

- 1. To introduce the concept and applications of Fourier transforms in various engineering fields.
- **2.** To introduce the basic theory of functions of a complex variable, including residue integration and conformal transformation, and their applications

## **SYLLABUS**

| Module | Syllabus Description                                                                                                                                                                                                                                                                                                                                                                                              | Contact |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| No.    | Synabus Description                                                                                                                                                                                                                                                                                                                                                                                               |         |
| 1      | Fourier Integral, From Fourier series to Fourier Integral, Fourier Cosine and Sine integrals, Fourier Cosine and Sine Transform, Linearity, Transforms of Derivatives, Fourier Transform and its inverse, Linearity, Transforms of Derivative.  (Text 1: Relevant topics from sections 11.7, 11.8, 11.9)                                                                                                          | 9       |
| 2      | Complex Function, Limit, Continuity, Derivative, Analytic functions, Cauchy-Riemann Equations (without proof), Laplace's Equations, Harmonic functions, Finding harmonic conjugate, Conformal mapping, Mappings of $w=z^2$ , $w=e^z$ , $w=\frac{1}{z}$ , $w=\sin z$ .  (Text 1: Relevant topics from sections 13.3, 13.4, 17.1, 17.2, 17.4)                                                                       | 9       |
| 3      | Complex Integration: Line integrals in the complex plane (Definition & Basic properties), First evaluation method, Second evaluation method, Cauchy's integral theorem (without proof) on simply connected domain, Independence of path, Cauchy integral theorem on multiply connected domain (without proof), Cauchy Integral formula (without proof).  (Text 1: Relevant topics from sections 14.1, 14.2, 14.3) | 9       |

| 4 | Taylor series and Maclaurin series, Laurent series (without proof), Singularities and Zeros – Isolated Singularity, Poles, Essential Singularities, Removable singularities, Zeros of Analytic functions – Poles and Zeros, Formulas for Residues, Residue theorem (without proof), Residue Integration- Integral of Rational Functions of $cos\theta$ and $sin\theta$ . (Text 1: Relevant topics from sections 15.4, 16.1, 16.2, 16.3, 16.4) | 9 |
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|

Course Assessment Method (CIE: 40 marks, ESE: 60 marks)

## **Continuous Internal Evaluation Marks (CIE):**

| Attendance | Assignment/<br>Microproject | Internal<br>Examination-1<br>(Written) | Internal<br>Examination- 2<br>(Written ) | Total |
|------------|-----------------------------|----------------------------------------|------------------------------------------|-------|
| 5          | 15                          | 10                                     | 10                                       | 40    |

## **End Semester Examination Marks (ESE)**

In Part A, all questions need to be answered and in Part B, each student can choose any one full question out of two questions

| Part A                       | Part B                                                             | Total |
|------------------------------|--------------------------------------------------------------------|-------|
| • 2 Questions from each      | Each question carries 9 marks.                                     |       |
| module.                      | Two questions will be given from each module, out                  |       |
| • Total of 8 Questions, each | Total of 8 Questions, each of which 1 question should be answered. |       |
| carrying 3 marks             | • Each question can have a maximum of 3 sub                        |       |
|                              | divisions.                                                         |       |
| (8x3 =24marks)               | (4x9 = 36  marks)                                                  |       |

## **Course Outcomes (COs)**

At the end of the course students should be able to:

|     | Course Outcome                                                                                                               | Bloom's<br>Knowledge<br>Level (KL) |
|-----|------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| CO1 | Determine the Fourier transforms of functions and apply them to solve problems arising in engineering.                       | К3                                 |
| CO2 | Understand the analyticity of complex functions and apply it in conformal mapping.                                           | К3                                 |
| CO3 | Compute complex integrals using Cauchy's integral theorem and Cauchy's integral formula.                                     | К3                                 |
| CO4 | Understand the series expansion of complex function about a singularity and apply residue theorem to compute real integrals. | К3                                 |

Note: K1- Remember, K2- Understand, K3- Apply, K4- Analyse, K5- Evaluate, K6- Create

## **CO-PO Mapping Table:**

|     | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PO7 | PO8 | PO9 | PO10 | PO11 | PO12 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
| CO1 | 3   | 3   | -   | 2   | -   | -   | -   | -   | -   | -    | -    | 2    |
| CO2 | 3   | 3   | -   | 2   | -   | -   | -   | -   | -   | -    | -    | 2    |
| CO3 | 3   | 3   | -   | 2   | -   | -   | -   | -   | -   | -    | -    | 2    |
| CO4 | 3   | 3   | -   | 2   | -   | -   | -   | -   | -   | -    | -    | 2    |

|        |                                     | Text Books           |                          |                                   |
|--------|-------------------------------------|----------------------|--------------------------|-----------------------------------|
| Sl. No | Title of the Book                   | Name of the Author/s | Name of the<br>Publisher | Edition<br>and<br>Year            |
| 1      | Advanced Engineering<br>Mathematics | Erwin Kreyszig       | John Wiley & Sons        | 10 <sup>th</sup> edition,<br>2016 |

|        |                                                         | Reference Books                            |                          |                                   |
|--------|---------------------------------------------------------|--------------------------------------------|--------------------------|-----------------------------------|
| Sl. No | Title of the Book                                       | Name of the Author/s                       | Name of the<br>Publisher | Edition<br>and<br>Year            |
| 1      | Complex Analysis                                        | Dennis G. Zill, Patrick D. Shanahan        | Jones & Bartlett         | 3 <sup>rd</sup> edition,<br>2015  |
| 2      | Higher Engineering Mathematics                          | B. V. Ramana                               | McGraw-Hill<br>Education | 39 <sup>th</sup> edition,<br>2023 |
| 3      | Higher Engineering Mathematics                          | B.S. Grewal                                | Khanna Publishers        | 44th edition, 2018                |
| 4      | Fast Fourier Transform -<br>Algorithms and Applications | K.R. Rao, Do Nyeon<br>Kim, Jae Jeong Hwang | Springer                 | 1 <sup>st</sup> edition,<br>2011  |

## **SEMESTER S3**

## **SOLID STATE DEVICES**

| Course Code                     | PCECT302                                    | CIE Marks   | 40             |
|---------------------------------|---------------------------------------------|-------------|----------------|
| Teaching Hours/Week (L: T:P: R) | 3:1:0:0                                     | ESE Marks   | 60             |
| Credits                         | 4                                           | Exam Hours  | 2 Hrs. 30 Mins |
| Prerequisites (if any)          | Physics of Electrical<br>Science (GBPHT121) | Course Type | Theory         |

## **Course Objectives:**

1. This course explains the physical processes and working principles of semiconductor devices, while relating the device performance to material parameters and design criteria.

## **SYLLABUS**

| Module<br>No. | Syllabus Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Contact<br>Hours |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 1             | Review of Semiconductor physics: Equilibrium and steady state conditions, Concept of effective mass and Fermi level, Density of states & Effective density of states, Equilibrium concentration of electrons and holes. Excess carriers in semiconductors: Generation and recombination mechanisms of excess carriers, quasi-Fermi levels. Carrier transport in semiconductors: Drift, conductivity and mobility, variation of mobility with temperature and doping, Hall Effect. Diffusion, Einstein relations, Poisson equations, Continuity equations, Current flow equations, Diffusion length, Gradient of quasi-Fermi level. | 13               |
| 2             | PN junctions: Contact potential, Electrical Field, Potential and Charge distribution at the junction, Biasing and Energy band diagrams, Ideal diode equation. Bipolar junction transistor: Transistor action, Base width modulation, Current components in a BJT, Derivation of current components.                                                                                                                                                                                                                                                                                                                                | 12               |
| 3             | Metal Semiconductor contacts: Electron affinity and work function, Ohmic and Rectifying Contacts, current voltage characteristics. Ideal MOS capacitor: band diagrams at equilibrium, accumulation, depletion and inversion, surface potential, CV characteristics, effects of real surfaces,                                                                                                                                                                                                                                                                                                                                      | 11               |

|   | threshold voltage, body effect. MOSFET- Drain current equation of          |   |
|---|----------------------------------------------------------------------------|---|
|   | enhancement type MOSFET (derivation)- linear and saturation region,        |   |
|   | Drain characteristics, transfer characteristics.                           |   |
|   |                                                                            |   |
|   | MOSFET scaling: Need for scaling, constant voltage scaling and constant    |   |
|   | field scaling. Sub- threshold conduction in MOS. Short channel effects in  |   |
|   | MOSFETs: Channel length modulation, Drain Induced Barrier Lowering,        |   |
| 4 | Velocity Saturation, Threshold Voltage Variations and Hot Carrier Effects. | 8 |
|   | MESFET and FinFET: Structure, operation and advantages.                    |   |
|   |                                                                            |   |

Course Assessment Method (CIE: 40 marks, ESE: 60 marks)

## **Continuous Internal Evaluation Marks (CIE):**

| Attendance | Assignment/<br>Microproject | Internal<br>Examination-1<br>(Written) | Internal<br>Examination- 2<br>(Written ) | Total |
|------------|-----------------------------|----------------------------------------|------------------------------------------|-------|
| 5          | 15                          | 10                                     | 10                                       | 40    |

## **End Semester Examination Marks (ESE)**

In Part A, all questions need to be answered and in Part B, each student can choose any one full question out of two questions

| Part A                       | Part B                                            | Total     |
|------------------------------|---------------------------------------------------|-----------|
| 2 Questions from each        | Each question carries 9 marks.                    |           |
| module.                      | Two questions will be given from each module, out |           |
| • Total of 8 Questions, each | of which 1 question should be answered.           | <b>60</b> |
| carrying 3 marks             | Each question can have a maximum of 3 sub         | 60        |
|                              | divisions.                                        |           |
| (8x3 =24marks)               | (4x9 = 36  marks)                                 |           |

## **Course Outcomes (COs)**

At the end of the course students should be able to:

|     | Course Outcome                                                                                                                   | Bloom's<br>Knowledge<br>Level (KL) |
|-----|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| CO1 | Apply Fermi-Dirac statistics to compare equilibrium carrier concentration.                                                       | К3                                 |
| CO2 | State different carrier transport mechanisms in extrinsic semiconductors and obtain the current densities due to this transport. | К3                                 |
| CO3 | Apply the concept of semiconductor physics to solve the current components in semiconductor devices.                             | К3                                 |
| CO4 | Analyze the response of semiconductor devices for different biasing conditions                                                   | К3                                 |
| CO5 | Outline the effects of scaling in semiconductor devices.                                                                         | K2                                 |

Note: K1- Remember, K2- Understand, K3- Apply, K4- Analyse, K5- Evaluate, K6- Create

## **CO-PO Mapping Table (Mapping od Course Outcomes to Program Outcomes)**

|     | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PO7 | PO8 | PO9 | PO10 | PO11 | PO12 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
| CO1 | 3   |     |     |     |     |     |     |     |     |      |      |      |
| CO2 | 3   | 2   |     |     |     |     |     |     |     |      |      |      |
| CO3 | 3   | 2   |     |     |     |     |     |     |     |      |      | 2    |
| CO4 | 3   | 2   | 2   |     |     |     |     |     |     |      |      | 2    |
| CO5 | 3   | 2   | 2   |     |     |     |     |     |     |      |      | 2    |

Note: 1: Slight (Low), 2: Moderate (Medium), 3: Substantial (High), -: No Correlation

|        | Text Books                                                         |                      |                          |                  |  |  |  |
|--------|--------------------------------------------------------------------|----------------------|--------------------------|------------------|--|--|--|
| Sl. No | Title of the Book                                                  | Name of the Author/s | Name of the<br>Publisher | Edition and Year |  |  |  |
| 1      | Semiconductor device<br>Fundamentals                               | Robert Pierret       | Pearson Education        | 1/e, 1996        |  |  |  |
| 2      | Physics of Semiconductor<br>Devices                                | Michael shur         | Pearson Education        | 1/e, 2019        |  |  |  |
| 3      | Semiconductor Physics and<br>Devices, 3ed, An Indian<br>Adaptation | S.M. Sze, M.K. Lee   | Wiley                    | 3/e, 2021        |  |  |  |

|        | Reference Books                                  |                      |                          |                  |  |  |  |
|--------|--------------------------------------------------|----------------------|--------------------------|------------------|--|--|--|
| Sl. No | Title of the Book                                | Name of the Author/s | Name of the<br>Publisher | Edition and Year |  |  |  |
| 1      | Semiconductor Physics and Devices                | Neamen               | McGraw Hill              | 4/e, 2017        |  |  |  |
| 2      | Physics of Semiconductor<br>Devices              | Sze S.M              | John Wiley               | 3/e, 2015        |  |  |  |
| 3      | Semiconductor Devices:<br>Physics and Technology | Sze S.M              | John Wiley               | 3/e, 2016        |  |  |  |
| 4      | Operation and Modelling of the MOS Transistor    | Yannis Tsividis      | Oxford University Press  | 3/e,2010         |  |  |  |
| 5      | Semiconductor Physics and Devices, ,             | Sze S.M., M.K. Lee,  | An Indian Adaptation     | 3ed, 2021        |  |  |  |
| 6      | Fundamentals of Semiconductor Devices,           | Achuthan, K N Bhat,  | McGraw Hill              | 1e,2015          |  |  |  |

|               | Video Links (NPTEL, SWAYAM)           |  |  |  |  |  |  |
|---------------|---------------------------------------|--|--|--|--|--|--|
| Module<br>No. | Link ID                               |  |  |  |  |  |  |
| 1             | https://nptel.ac.in/courses/117106091 |  |  |  |  |  |  |
| 2             | https://nptel.ac.in/courses/117106091 |  |  |  |  |  |  |
| 3             | https://nptel.ac.in/courses/117106091 |  |  |  |  |  |  |
| 4             | https://nptel.ac.in/courses/117106091 |  |  |  |  |  |  |

## **SEMESTER S3**

## **ANALOG CIRCUITS**

| Course Code                        | PCECT303           | CIE Marks   | 40             |
|------------------------------------|--------------------|-------------|----------------|
| Teaching Hours/Week<br>(L: T:P: R) | 3:1:0:0            | ESE Marks   | 60             |
| Credits                            | 4                  | Exam Hours  | 2 Hrs. 30 Min. |
| Prerequisites (if any)             | BEE/<br>(GYEST104) | Course Type | Theory         |

## **Course Objectives:**

- 1. To introduce and verify basic principles, operation and applications of the various analog electronic circuits and devices
- 2. To understand and analyze the design and working of amplifiers and their configurations.

## **SYLLABUS**

| Module | Syllabus Description                                                                      |       |  |  |  |
|--------|-------------------------------------------------------------------------------------------|-------|--|--|--|
| No.    |                                                                                           | Hours |  |  |  |
|        | Wave Shaping Circuits: RC differentiating and integrating circuits, Analysis              |       |  |  |  |
| 1      | of First order RC low pass and high pass filter for step input -rise time, band           |       |  |  |  |
| 1      | width. Diode Clipping and clamping circuits.                                              | 10    |  |  |  |
|        | BJT/MOSFET Biasing: Need for biasing, DC load line, operating point, BJT                  |       |  |  |  |
|        | biasing (CE configuration)- fixed bias & voltage divider bias (Design &                   |       |  |  |  |
|        | analysis). MOSFET biasing,                                                                |       |  |  |  |
|        | <b>BJT Amplifiers:</b> Design of RC coupled CE amplifier - Small signal analysis of       |       |  |  |  |
|        | CE amplifier using hybrid- $\pi$ model (low and mid frequency'). The high-                |       |  |  |  |
|        | frequency hybrid- $\pi$ model of BJT, Miller effect, High frequency response              |       |  |  |  |
| 2      | of single stage CE amplifier, short circuit current gain, cut-off frequency ${}^f\!\beta$ |       |  |  |  |
| 2      | & unity gain bandwidth $f_T$ .                                                            |       |  |  |  |
|        | MOSFET Amplifiers: Design of CS amplifier, Small signal analysis using                    | 12    |  |  |  |
|        | hybrid- $\pi$ model (mid frequency only), Small signal voltage gain, input & output       |       |  |  |  |
|        | impedance, CS stage with current source load and diode connected load.                    |       |  |  |  |
|        | Multistage BJT Amplifiers: Types of multistage amplifiers, Effect of                      |       |  |  |  |
|        | cascading on gain and bandwidth.                                                          |       |  |  |  |

|   | Small signal voltage gain, input & output impedance of BJT cascode amplifier       |    |
|---|------------------------------------------------------------------------------------|----|
|   | using hybrid- $\pi$ model.                                                         |    |
|   | Feedback amplifiers: The general feedback structure, Effect of negative            |    |
| 3 | feedback on gain, bandwidth, noise reduction and distortion. The four basic        | 11 |
|   | feedback topologies, Analysis of discrete BJT circuits in voltage-series and       |    |
|   | voltage-shunt feedback topologies - voltage gain, input and output impedance.      |    |
|   | Oscillators: Classification, criterion for oscillation, Wien bridge oscillator,    |    |
|   | Hartley and Crystal oscillator. (working principle and design equations of the     |    |
|   | circuits; analysis of Wien bridge oscillator only required).                       |    |
|   | Power amplifiers: Classification, Transformer coupled class A power amplifier,     | -  |
|   | push pull class B and class AB power amplifiers, complementary- symmetry           |    |
| 4 | class B and Class AB                                                               |    |
| 4 | power amplifiers, class C and D power amplifier - efficiency and distortion (no    | 11 |
|   | analysis required)                                                                 |    |
|   | Linear Voltage Regulators: Types of voltage regulators- series and shunt -         |    |
|   | working and design, load & line regulation, short circuit protection and fold back |    |
|   | protection.                                                                        |    |
|   |                                                                                    | 1  |

Course Assessment Method (CIE: 40 marks, ESE: 60 marks)

## **Continuous Internal Evaluation Marks (CIE):**

| Attendance | Assignment/<br>Microproject | Internal<br>Examination-1<br>(Written) | Internal<br>Examination- 2<br>(Written ) | Total |
|------------|-----------------------------|----------------------------------------|------------------------------------------|-------|
| 5          | 15                          | 10                                     | 10                                       | 40    |

#### **End Semester Examination Marks (ESE)**

In Part A, all questions need to be answered and in Part B, each student can choose any one full question out of two questions

| Part A                       | Part B                                            | Total |
|------------------------------|---------------------------------------------------|-------|
| • 2 Questions from each      | Each question carries 9 marks.                    |       |
| module.                      | Two questions will be given from each module, out |       |
| • Total of 8 Questions, each | of which 1 question should be answered.           |       |
| carrying 3 marks             | • Each question can have a maximum of 3 sub       | 60    |
|                              | divisions.                                        |       |
| (8x3 =24marks)               | (4x9 = 36  marks)                                 |       |

#### **Course Outcomes (COs)**

At the end of the course students should be able to:

|     | Course Outcome                                                                      |    |  |  |  |  |  |
|-----|-------------------------------------------------------------------------------------|----|--|--|--|--|--|
| CO1 | Design wave shaping circuits using first order RC network and diodes.               | К3 |  |  |  |  |  |
| CO2 | Analyze single stage and multistage BJT amplifier circuits using equivalent models. | К3 |  |  |  |  |  |
| CO3 | Apply the principles of feedback in the design of oscillators.                      | К3 |  |  |  |  |  |
| CO4 | Design power amplifiers and voltage regulator circuits.                             | К3 |  |  |  |  |  |

Note: K1- Remember, K2- Understand, K3- Apply, K4- Analyse, K5- Evaluate, K6- Create

## **CO-PO Mapping Table (Mapping of Course Outcomes to Program Outcomes)**

|     | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PO7 | PO8 | PO9 | PO10 | PO11 | PO12 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
| CO1 | 3   | 3   | 2   |     | 2   |     |     |     |     |      |      | 2    |
| CO2 | 3   | 3   |     |     | 2   |     |     |     |     |      |      | 2    |
| CO3 | 3   | 3   | `2  |     | 2   |     |     |     |     |      |      | 2    |
| CO4 | 3   | 3   | 2   |     | 2   |     |     |     |     |      |      | 2    |

Note: 1: Slight (Low), 2: Moderate (Medium), 3: Substantial (High), -: No Correlation

|        | Text Books                             |                                                               |                               |                      |  |  |  |  |  |  |  |
|--------|----------------------------------------|---------------------------------------------------------------|-------------------------------|----------------------|--|--|--|--|--|--|--|
| Sl. No | Title of the Book                      | Name of the Author/s                                          | Name of the<br>Publisher      | Edition and Year     |  |  |  |  |  |  |  |
| 1      | Electronic Devices and Circuit Theory. | Robert Boylestad and L<br>Nashelsky                           | Pearson                       | 11th edition, 2015   |  |  |  |  |  |  |  |
| 2      | Microelectronic Circuits               | Sedra A. S. and K. C.<br>Smith,                               | Oxford University Press, 2013 | 6th edition,<br>2013 |  |  |  |  |  |  |  |
| 3      | Electronic Circuits and Devices        | Theodore F. Bogart;<br>Beasley, Jeffrey S.;<br>Guillermo Rico | Pearson Education India       | 6th edition          |  |  |  |  |  |  |  |

|        | Reference Books                               |                      |                            |                                  |  |  |  |  |  |  |  |
|--------|-----------------------------------------------|----------------------|----------------------------|----------------------------------|--|--|--|--|--|--|--|
| Sl. No | Title of the Book                             | Name of the Author/s | Name of the<br>Publisher   | Edition and Year                 |  |  |  |  |  |  |  |
| 1      | Fundamentals of<br>Microelectronics           | Razavi B.            | Wiley                      | 2nd edition,<br>2015             |  |  |  |  |  |  |  |
| 2      | Electronic Devices and Circuits               | David A Bell         | Oxford University<br>Press | 5th edition,<br>2008             |  |  |  |  |  |  |  |
| 3      | Electronic Circuits Analysis and Design 1     | D. Meganathan        | Yes Dee Publishing         | 1 <sup>st</sup> edition,<br>2023 |  |  |  |  |  |  |  |
| 4      | Analysis and Design of<br>Electronic Circuits | K. Gopakumar         | OWL Books                  | 1 <sup>st</sup> edition,<br>2023 |  |  |  |  |  |  |  |

|               | Video Links (NPTEL, SWAYAM)                            |  |  |  |  |  |  |  |
|---------------|--------------------------------------------------------|--|--|--|--|--|--|--|
| Module<br>No. | Link ID                                                |  |  |  |  |  |  |  |
| 1             | https://archive.nptel.ac.in/courses/108/106/108106188/ |  |  |  |  |  |  |  |
| 2             | https://archive.nptel.ac.in/courses/108/106/108106188/ |  |  |  |  |  |  |  |
| 3             | https://archive.nptel.ac.in/courses/108/106/108106188/ |  |  |  |  |  |  |  |

#### **SEMESTER S3**

## **LOGIC CIRCUIT DESIGN**

| Course Code                        | PBECT304                                                      | CIE Marks   | 60             |
|------------------------------------|---------------------------------------------------------------|-------------|----------------|
| Teaching Hours/Week<br>(L: T:P: R) | 3:0:0:1                                                       | ESE Marks   | 40             |
| Credits                            | 4                                                             | Exam Hours  | 2 Hrs. 30 Min. |
| Prerequisites (if any)             | GYEST104 Introduction to Electrical & Electronics Engineering | Course Type | Theory         |

## **Course Objectives:**

- 1. To understand the number systems in digital systems
- 2. To introduce the basic postulates of Boolean algebra, digital logic gates and Boolean expressions
- 3. To design and implement combinational and sequential circuits.
- 4. To design and implement digital circuits using Hardware Descriptive Language like Verilog on FPGA

## **SYLLABUS**

| Module<br>No. | Syllabus Description                                                        | Contact<br>Hours |
|---------------|-----------------------------------------------------------------------------|------------------|
| 1,00          | Introduction to digital circuits: Review of number systems representation-  | 110415           |
|               | conversions, Arithmetic of Binary number systems, Signed and unsigned       |                  |
| 1             | numbers, BCD.                                                               | 9                |
|               | Boolean algebra: Theorems, sum of product and product of sum -              | •                |
|               | simplification, canonical forms- min term and max term, Simplification of   |                  |
|               | Boolean expressions - Karnaugh map (upto 4 variables), Implementation of    |                  |
|               | Boolean expressions using universal gates.                                  |                  |
|               | Combinational logic circuits- Half adder and Full adders, Subtractors, BCD  |                  |
|               | adder, Ripple carry and carry look ahead adders, Decoders, Encoders, Code   |                  |
| 2             | converters, Comparators, Parity generator, Multiplexers, De-multiplexers,   | 9                |
|               | Implementation of Boolean algebra using MUX.                                |                  |
|               | Introduction to Verilog HDL – Basic language elements, Basic implementation |                  |
|               | of logic gates and combinational circuits.                                  |                  |
|               |                                                                             |                  |

|   | Sequential Circuits: SR Latch, Flip flops - SR, JK, Master-Slave JK, D and     |   |  |  |  |  |  |
|---|--------------------------------------------------------------------------------|---|--|--|--|--|--|
| 3 | T Flip flops. Conversion of Flip flops, Excitation table and characteristic    | 9 |  |  |  |  |  |
|   | equation. Shift registers-SIPO, SISO, PISO, PIPO and Universal shift           | 9 |  |  |  |  |  |
|   | registers. Ring and Johnsons counters. Design of Asynchronous, Synchronous     |   |  |  |  |  |  |
|   | and Mod N counters.                                                            |   |  |  |  |  |  |
| 4 | Finite state machines - Mealy and Moore models, State graphs, State            | 9 |  |  |  |  |  |
|   | assignment, State table, State reduction.                                      |   |  |  |  |  |  |
|   | Logic Families: -Electrical characteristics of logic gates (Noise margin, Fan- |   |  |  |  |  |  |
|   | in, Fan-out, Propagation delay, Transition time, Power -delay product) -TTL,   |   |  |  |  |  |  |
|   | ECL, CMOS.                                                                     |   |  |  |  |  |  |
|   | Circuit description and working of TTL and CMOS inverter, CMOS NAND            |   |  |  |  |  |  |
|   | and CMOS NOR gates.                                                            |   |  |  |  |  |  |

#### **Suggestion on Project Topics**

- A random sequence generator
- Traffic light controller
- Multiplexer based person priority check in system at airport
- Waveform generator
- Object/Visitor counter
- Fast adders
- Hamming code-based parity checker
- Arithmetic Logic Unit using FPGA

Course Assessment Method (CIE: 40 marks, ESE: 60 marks)

## **Continuous Internal Evaluation Marks (CIE):**

| Attendance | Project Examination-<br>(Written) |      | Internal<br>Examination- 2<br>(Written ) | Total |
|------------|-----------------------------------|------|------------------------------------------|-------|
| 5          | 30                                | 12.5 | 12.5                                     | 60    |

#### **End Semester Examination Marks (ESE)**

In Part A, all questions need to be answered and in Part B, each student can choose any one full question out of two questions

| Part A                  | Part B                                        | Total |
|-------------------------|-----------------------------------------------|-------|
| 2 Questions from        | Each question carries 6 marks.                |       |
| each module.            | Two questions will be given from each module, |       |
| • Total of 8 Questions, | out of which 1 question should be answered.   | 40    |
| each carrying 2 marks   | • Each question can have a maximum of 2       |       |
|                         | sub divisions.                                |       |
| (8x2 =16marks)          | (4x6 = 24 marks)                              |       |

#### **Course Outcomes (COs)**

At the end of the course students should be able to:

|     | Course Outcome                                                      | Bloom's<br>Knowledge<br>Level (KL) |
|-----|---------------------------------------------------------------------|------------------------------------|
|     | Apply the knowledge of digital representation of information and    |                                    |
| CO1 | Boolean algebra to deduce optimal digital circuits.                 | К3                                 |
| CO2 | Design and implement combinational logic circuits, sequential logic | K5                                 |
|     | circuits and finite state machines.                                 |                                    |
|     | Design and implement digital circuits on FPGA using hardware        | K5                                 |
| CO3 | description language (HDL).                                         |                                    |
| 604 | Outline the performance of logic families with                      | K2                                 |
| CO4 | Respect to different parameters.                                    |                                    |

Note: K1- Remember, K2- Understand, K3- Apply, K4- Analyse, K5- Evaluate, K6- Create

## **CO-PO Mapping Table (Mapping of Course Outcomes to Program Outcomes)**

|     | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PO7 | PO8 | PO9 | PO10 | PO11 | PO12 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
| CO1 | 3   | 3   | 2   | 2   |     |     |     |     |     |      |      | 3    |
| CO2 | 3   | 3   | 3   | 3   | 3   | 3   | 3   | 3   | 3   |      |      | 3    |
| CO3 | 3   | 3   | 3   | 3   | 3   | 3   | 3   | 3   | 3   | 3    | 3    | 3    |
| CO4 | 3   |     | 2   |     |     |     |     |     |     |      |      | 3    |

Note: 1: Slight (Low), 2: Moderate (Medium), 3: Substantial (High), -: No Correlation

|        | Text Books                                        |                      |                          |                                |  |  |  |  |  |  |
|--------|---------------------------------------------------|----------------------|--------------------------|--------------------------------|--|--|--|--|--|--|
| Sl. No | Title of the Book                                 | Name of the Author/s | Name of the<br>Publisher | Edition and Year               |  |  |  |  |  |  |
| 1      | Digital Fundamentals                              | Thomas L. Floyd      | Pearson Education        | 11 <sup>th</sup> Edition, 2017 |  |  |  |  |  |  |
| 2      | Fundamentals of Digital Logic with Verilog Design | Stephen Brown        | McGraw Hill<br>Education | 2 <sup>nd</sup> Edition        |  |  |  |  |  |  |

|        | Reference Books                                                                   |                                      |                          |                                  |  |  |  |  |  |  |
|--------|-----------------------------------------------------------------------------------|--------------------------------------|--------------------------|----------------------------------|--|--|--|--|--|--|
| Sl. No | Title of the Book Name of the Author/                                             |                                      | Name of the<br>Publisher | Edition and Year                 |  |  |  |  |  |  |
| 1      | Digital Design: With an Introduction to the Verilog HDL, VHDL, and System Verilog | M Morris Mano, Michael<br>D. Ciletti | Pearson India            | 6 <sup>th</sup> Edition,<br>2018 |  |  |  |  |  |  |
| 2      | Fundamentals of Digital<br>Circuits                                               | A. Ananthakumar                      | РНІ                      | 4 <sup>th</sup> Edition,<br>2016 |  |  |  |  |  |  |
| 3      | Introduction to Logic Circuits & Logic Design with Verilog                        | Brock J. LaMeres                     | Springer                 | 2 <sup>nd</sup> Edition,<br>2019 |  |  |  |  |  |  |
| 4      | Digital Design Verilog HDL and Fundamentals                                       | Joseph Cavanagh                      | CRC Press                | 1 <sup>st</sup> Edition,<br>2008 |  |  |  |  |  |  |
| 5      | Digital Circuits and Systems                                                      | D.V. Hall                            | Tata McGraw Hill         | 1989                             |  |  |  |  |  |  |

|               | Video Links (NPTEL, SWAYAM)                                                                                      |  |  |  |  |  |  |  |
|---------------|------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Module<br>No. | Link ID                                                                                                          |  |  |  |  |  |  |  |
| 1             | https://archive.nptel.ac.in/courses/117/106/117106086/<br>https://archive.nptel.ac.in/courses/106/105/106105185/ |  |  |  |  |  |  |  |
| 2             | https://archive.nptel.ac.in/courses/117/106/117106086/<br>https://archive.nptel.ac.in/courses/106/105/106105185/ |  |  |  |  |  |  |  |
| 3             | https://archive.nptel.ac.in/courses/117/106/117106086/<br>https://archive.nptel.ac.in/courses/106/105/106105185/ |  |  |  |  |  |  |  |
| 4             | https://archive.nptel.ac.in/courses/117/106/117106086/<br>https://archive.nptel.ac.in/courses/106/105/106105185/ |  |  |  |  |  |  |  |

## **PBL Course Elements**

| L: Lecture                                                | R: Project (1 Hr.), 2 Faculty Members |                                                 |                                                                                                             |  |  |  |  |
|-----------------------------------------------------------|---------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|--|--|--|
| (3 Hrs.)                                                  | Tutorial                              | Practical                                       | Presentation                                                                                                |  |  |  |  |
| Lecture delivery                                          | Project identification                | Simulation/<br>Laboratory<br>Work/<br>Workshops | Presentation<br>(Progress and Final<br>Presentations)                                                       |  |  |  |  |
| Group discussion                                          | Project Analysis                      | Data Collection                                 | Evaluation                                                                                                  |  |  |  |  |
| Question answer<br>Sessions/<br>Brainstorming<br>Sessions | Analytical thinking and self-learning | Testing                                         | Project Milestone Reviews, Feedback, Project reformation (If required)                                      |  |  |  |  |
| Guest Speakers<br>(Industry Experts)                      | Case Study/ Field<br>Survey Report    | Prototyping                                     | Poster Presentation / Video<br>Presentation: Students present<br>their results in a 2 to 5 minutes<br>video |  |  |  |  |

## Assessment and Evaluation for Project Activity

| Sl. No | Evaluation for                                                      |    |  |  |  |  |
|--------|---------------------------------------------------------------------|----|--|--|--|--|
| 1      | Project Planning and Proposal                                       | 5  |  |  |  |  |
| 2      | Contribution in Progress Presentations and Question Answer Sessions | 4  |  |  |  |  |
| 3      | Involvement in the project work and Team Work                       | 3  |  |  |  |  |
| 4      | Execution and Implementation                                        | 10 |  |  |  |  |
| 5      | Final Presentations                                                 | 5  |  |  |  |  |
| 6      | 6 Project Quality, Innovation and Creativity                        |    |  |  |  |  |
|        | Total                                                               | 30 |  |  |  |  |

## **Project Assessment and Evaluation criteria (30 Marks)**

## 1. Project Planning and Proposal (5 Marks)

- Clarity and feasibility of the project plan
- Research and background understanding
- Defined objectives and methodology

#### 2. Contribution in Progress Presentation and Question Answer Sessions (4 Marks)

- Individual contribution to the presentation
- Effectiveness in answering questions and handling feedback

#### 3. Involvement in the Project Work and Team Work (3 Marks)

- Active participation and individual contribution
- Teamwork and collaboration

#### 4. Execution and Implementation (10 Marks)

- Adherence to the project timeline and milestones
- Application of theoretical knowledge and problem-solving
- Final Result

#### 5. Final Presentation (5 Marks)

- Quality and clarity of the overall presentation
- Individual contribution to the presentation
- Effectiveness in answering questions

#### 6. Project Quality, Innovation, and Creativity (3 Marks)

- Overall quality and technical excellence of the project
- Innovation and originality in the project
- Creativity in solutions and approaches

#### **SEMESTER S3**

## INTRODUCTION TO ARTIFICIAL INTELLIGENCE AND DATA SCIENCE

| Course Code                     | GNEST305 | CIE Marks   | 40             |
|---------------------------------|----------|-------------|----------------|
| Teaching Hours/Week (L: T:P: R) | 3:1:0:0  | ESE Marks   | 60             |
| Credits                         | 4        | Exam Hours  | 2 Hrs. 30 Min. |
| Prerequisites (if any)          | None     | Course Type | Theory         |

## **Course Objectives:**

- 1. Demonstrate a solid understanding of advanced linear algebra concepts, machine learning algorithms and statistical analysis techniques relevant to engineering applications, principles and algorithms.
- 2. Apply theoretical concepts to solve practical engineering problems, analyze data to extract meaningful insights, and implement appropriate mathematical and computational techniques for AI and data science applications.

#### **SYLLABUS**

| Module<br>No. | Syllabus Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |    |  |  |  |  |  |
|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|--|--|--|
| 1             | Introduction to AI and Machine Learning: Basics of Machine Learning - types of Machine Learning systems-challenges in ML- Supervised learning model example- regression models- Classification model example- Logistic regression-unsupervised model example- K-means clustering. Artificial Neural Network- Perceptron- Universal Approximation Theorem (statement only)- Multi-Layer Perceptron- Deep Neural Network- demonstration of regression and classification problems using MLP.(Text-2) | 11 |  |  |  |  |  |
| 2             | Mathematical Foundations of AI and Data science: Role of linear algebra in Data representation and analysis – Matrix decomposition- Singular Value  Decomposition (SVD)- Spectral decomposition- Dimensionality reduction technique-Principal Component Analysis (PCA). (Text-1)                                                                                                                                                                                                                   | 11 |  |  |  |  |  |

| 3 | Applied Probability and Statistics for AI and Data Science: Basics of probability-random variables and statistical measures - rules in probability-Bayes theorem and its applications- statistical estimation-Maximum Likelihood Estimator (MLE) - statistical summaries- Correlation analysis-linear correlation (direct problems only)- regression analysis- linear regression                                                                            | 11 |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
|   | (using least square method) (Text book 4)                                                                                                                                                                                                                                                                                                                                                                                                                   |    |
| 4 | Basics of Data Science: Benefits of data science-use of statistics and Machine Learning in Data Science- data science process - applications of Machine Learning in Data Science- modelling process- demonstration of ML applications in data science- Big Data and Data Science. (For visualization the software tools like Tableau, PowerBI, R or Python can be used. For Machine Learning implementation, Python, MATLAB or R can be used.)(Text book-5) | 11 |

Course Assessment Method (CIE: 40 marks, ESE: 60 marks)

## **Continuous Internal Evaluation Marks (CIE):**

| Attendance Assignment/ Microproject |    | Internal<br>Examination-1<br>(Written) | Internal<br>Examination- 2<br>(Written ) | Total |  |
|-------------------------------------|----|----------------------------------------|------------------------------------------|-------|--|
| 5                                   | 15 | 10                                     | 10                                       | 40    |  |

## **End Semester Examination Marks (ESE)**

In Part A, all questions need to be answered and in Part B, each student can choose any one full question out of two questions

| Part A                  | Part B                                        | Total |
|-------------------------|-----------------------------------------------|-------|
| 2 Questions from        | Each question carries 9 marks.                |       |
| each module.            | Two questions will be given from each module, |       |
| • Total of 8 Questions, | out of which 1 question should be answered.   | 60    |
| each carrying 3 marks   | • Each question can have a maximum of 3       |       |
|                         | sub divisions.                                |       |
| (8x3 =24marks)          | (4x9 = 36  marks)                             |       |

## **Course Outcomes (COs)**

At the end of the course students should be able to:

|     | Course Outcome                                                         |    |  |  |  |  |
|-----|------------------------------------------------------------------------|----|--|--|--|--|
| CO1 | Apply the concept of machine learning algorithms including neural      | К3 |  |  |  |  |
| CO1 | networks and supervised/unsupervised learning techniques for           |    |  |  |  |  |
|     | engineering applications.                                              |    |  |  |  |  |
| COA | Apply advanced mathematical concepts such as matrix operations,        | К3 |  |  |  |  |
| CO2 | singular values, and principal component analysis to analyze and solve |    |  |  |  |  |
|     | engineering problems.                                                  |    |  |  |  |  |
| 602 | Analyze and interpret data using statistical methods including         | К3 |  |  |  |  |
| CO3 | descriptive statistics, correlation, and regression analysis to derive |    |  |  |  |  |
|     | meaningful insights and make informed decisions.                       |    |  |  |  |  |
| CO4 | Integrate statistical approaches and machine learning techniques to    | К3 |  |  |  |  |
|     | ensure practically feasible solutions in engineering contexts.         |    |  |  |  |  |

Note: K1- Remember, K2- Understand, K3- Apply, K4- Analyse, K5- Evaluate, K6- Create

## **CO-PO Mapping Table:**

|     | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PO7 | PO8 | PO9 | PO10 | PO11 | PO12 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
| CO1 | 3   | 3   | 3   | 3   |     |     |     |     |     |      |      |      |
| CO2 | 3   | 3   | 3   | 3   |     |     |     |     |     |      |      |      |
| CO3 | 3   | 3   | 3   | 3   |     |     |     |     |     |      |      |      |
| CO4 | 3   | 3   | 3   | 3   |     |     |     |     |     |      |      |      |
| CO5 | 3   | 3   | 3   | 3   |     |     |     |     |     |      |      |      |

|        | Text Books                                                                         |                                                                     |                                  |                                  |  |  |  |  |
|--------|------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------|----------------------------------|--|--|--|--|
| Sl. No | Title of the Book                                                                  | Name of the<br>Author/s                                             | Name of the<br>Publisher         | Edition<br>and<br>Year           |  |  |  |  |
| 1      | Introduction to Linear Algebra                                                     | Gilbert Strang                                                      | Wellesley-<br>Cambridge<br>Press | 6 <sup>th</sup> edition,<br>2023 |  |  |  |  |
| 2      | Hands-on machine learning with Scikit-Learn, Keras, and TensorFlow                 | Aurélien Géron                                                      | O'Reilly Media, Inc.             | 2nd<br>edition,202<br>2          |  |  |  |  |
| 3      | Mathematics for machine learning                                                   | Deisenroth, Marc<br>Peter,<br>A. Aldo Faisal, and<br>Cheng Soon Ong | Cambridge<br>University<br>Press | 1 <sup>st</sup> edition.<br>2020 |  |  |  |  |
| 4      | Fundamentals of mathematical statistics                                            | Gupta, S. C., and V.<br>K.<br>Kapoor                                | Sultan Chand & Sons              | 9 <sup>th</sup> edition,<br>2020 |  |  |  |  |
| 5      | Introducing data science: big data, machine learning, and more, using Python tools | Cielen, Davy, and<br>Arno Meysman                                   | Simon and Schuster               | 1 <sup>st</sup> edition , 2016   |  |  |  |  |

|           | Reference Books                                                             |                                                        |                                                                                            |                               |  |  |  |
|-----------|-----------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------|-------------------------------|--|--|--|
| Sl.<br>No | Title of the Book                                                           | Name of the<br>Author/s                                | Name of the Publisher                                                                      | Edition and Year              |  |  |  |
| 1         | Data science: concepts and practice                                         | Kotu,<br>Vijay, and<br>Bala<br>Deshpande               | Morgan Kaufmann                                                                            | 2 <sup>nd</sup> edition, 2018 |  |  |  |
| 2         | Probability and Statistics for<br>Data Science                              | Carlos<br>Fernandez-<br>Granda                         | Center for Data<br>Science in NYU                                                          | 1 <sup>st</sup> edition, 2017 |  |  |  |
| 3         | Foundations of Data Science                                                 | Avrim<br>Blum, John<br>Hopcroft,<br>and Ravi<br>Kannan | Cambridge University<br>Press                                                              | 1 <sup>st</sup> edition, 2020 |  |  |  |
| 4         | Statistics For Data Science                                                 | James D.<br>Miller                                     | Packt Publishing                                                                           | 1 <sup>st</sup> edition, 2019 |  |  |  |
| 5         | Probability and Statistics - The Science of Uncertainty                     | Michael J.<br>Evans and<br>Jeffrey S.<br>Rosenthal     | University of Toronto                                                                      | 1 <sup>st</sup> edition, 2009 |  |  |  |
| 6         | An Introduction to the Science of Statistics: From Theory to Implementation | Joseph C.<br>Watkins                                   | chrome-<br>extension://efaidnbmn<br>nnibpcajpcglclefindm<br>kaj/https://www.math.<br>arizo | Preliminary<br>Edition.       |  |  |  |

|               | Video Links (NPTEL, SWAYAM)                                                                                                                                               |  |  |  |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Module<br>No. | Link ID                                                                                                                                                                   |  |  |  |  |  |
| 1             | https://archive.nptel.ac.in/courses/106/106/106106198/                                                                                                                    |  |  |  |  |  |
| 2             | https://archive.nptel.ac.in/courses/106/106/106106198/<br>https://ocw.mit.edu/courses/18-06-linear-algebra-spring-2010/resources/lecture-29-singular-value-decomposition/ |  |  |  |  |  |
| 3             | https://ocw.mit.edu/courses/18-650-statistics-for-applications-fall-2016/resources/lecture-19-video/                                                                      |  |  |  |  |  |
| 4             | https://archive.nptel.ac.in/courses/106/106/106106198/                                                                                                                    |  |  |  |  |  |

#### **SEMESTER S3**

## **ENGINEERING ECONOMICS**

## (Common to All Branches)

| Course Code                        | UCHUT346 | CIE Marks   | 50             |
|------------------------------------|----------|-------------|----------------|
| Teaching Hours/Week<br>(L: T:P: R) | 2:0:0:0  | ESE Marks   | 50             |
| Credits                            | 2        | Exam Hours  | 2 Hrs. 30 Min. |
| Prerequisites (if any)             | None     | Course Type | Theory         |

## **Course Objectives:**

- **1.** Understanding of finance and costing for engineering operation, budgetary planning and control
- 2. Provide fundamental concept of micro and macroeconomics related to engineering industry
- **3.** Deliver the basic concepts of Value Engineering.

## **SYLLABUS**

| Module<br>No. | Syllabus Description                                                                                                                                                                                                                                                                                                                                                                                                                        |   |  |  |  |  |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|--|--|--|--|
| 1             | Basic Economics Concepts - Basic economic problems - Production  Possibility Curve - Utility - Law of diminishing marginal utility - Law of  Demand - Law of supply - Elasticity - measurement of elasticity and its  applications - Equilibrium- Changes in demand and supply and its effects  Production function - Law of variable proportion - Economies of Scale -  Internal and External Economies - Cobb-Douglas Production Function | 6 |  |  |  |  |
| 2             | Cost concepts – Social cost, private cost – Explicit and implicit cost – Sunk cost - Opportunity cost - short run cost curves - Revenue concepts  Firms and their objectives – Types of firms – Markets - Perfect Competition – Monopoly - Monopolistic Competition - Oligopoly (features and equilibrium of a firm)                                                                                                                        | 6 |  |  |  |  |

| 3 | Monetary System – Money – Functions - Central Banking –Inflation - Causes and Effects – Measures to Control Inflation - Monetary and Fiscal policies – Deflation  Taxation – Direct and Indirect taxes (merits and demerits) - GST  National income – Concepts - Circular Flow – Methods of Estimation and Difficulties - Stock Market – Functions- Problems faced by the Indian stock market-Demat Account and Trading Account – Stock market Indicators-SENSEX and NIFTY | 6 |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 4 | Value Analysis and value Engineering - Cost Value, Exchange Value, Use Value, Esteem Value - Aims, Advantages and Application areas of Value Engineering - Value Engineering Procedure - Break-even Analysis - Cost-Benefit Analysis - Capital Budgeting - Process planning                                                                                                                                                                                                |   |

Course Assessment Method (CIE: 50 marks, ESE: 50 marks)

## **Continuous Internal Evaluation Marks (CIE):**

| Attendance | Assignment/<br>Case<br>study/Micropr<br>oject | Internal<br>Examination-1<br>(Written) | Internal<br>Examination- 2<br>(Written ) | Total |
|------------|-----------------------------------------------|----------------------------------------|------------------------------------------|-------|
| 10         | 15                                            | 12.5                                   | 12.5                                     | 50    |

## **End Semester Examination Marks (ESE)**

In Part A, all questions need to be answered and in Part B, each student can choose any one full question out of two questions

| Part A                  | Part B                                            |    |  |
|-------------------------|---------------------------------------------------|----|--|
| • Minimum 1 and         | • 2 questions will be given from each module, out |    |  |
| Maximum 2 Questions     | of which 1 question should be answered.           |    |  |
| from each module.       | Each question can have a maximum of 2 sub         |    |  |
| • Total of 6 Questions, | divisions.                                        | 50 |  |
| each carrying 3 marks   | • Each question carries 8 marks.                  |    |  |
| (6x3 =18marks)          | (4x8 = 32  marks)                                 |    |  |

## **Course Outcomes (COs)**

At the end of the course students should be able to:

|       | Course Outcome                                                         |    |  |  |  |
|-------|------------------------------------------------------------------------|----|--|--|--|
| CO1   | CO1 Understand the fundamentals of various economic issues using laws  |    |  |  |  |
|       | and learn the concepts of demand, supply, elasticity and production    |    |  |  |  |
|       | function.                                                              |    |  |  |  |
| 6.0.4 | Develop decision making capability by applying concepts relating to    | К3 |  |  |  |
| CO2   | costs and revenue, and acquire knowledge regarding the functioning of  |    |  |  |  |
|       | firms in different market situations.                                  |    |  |  |  |
| CO3   | Outline the macroeconomic principles of monetary and fiscal systems,   | K2 |  |  |  |
|       | national income and stock market.                                      |    |  |  |  |
| COA   | Make use of the possibilities of value analysis and engineering, and   | К3 |  |  |  |
| CO4   | solve simple business problems using break even analysis, cost benefit |    |  |  |  |
|       | analysis and capital budgeting techniques.                             |    |  |  |  |

Note: K1- Remember, K2- Understand, K3- Apply, K4- Analyse, K5- Evaluate, K6- Create

## **CO-PO Mapping Table:**

|     | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PO7 | PO8 | PO9 | PO10 | PO11 | PO12 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
| CO1 | -   | -   | -   | -   | -   | 1   | -   | -   | -   | -    | 1    | -    |
| CO2 | -   | -   | -   | -   | -   | 1   | 1   | -   | -   | -    | 1    | -    |
| CO3 | -   | -   | -   | -   | 1   | -   | -   | -   | -   | -    | 2    | -    |
| CO4 | -   | -   | -   | -   | 1   | 1   | -   | -   | -   | -    | 2    | -    |

|        | Text Books            |                                       |                          |                        |  |  |  |
|--------|-----------------------|---------------------------------------|--------------------------|------------------------|--|--|--|
| Sl. No | Title of the Book     | Name of the<br>Author/s               | Name of the<br>Publisher | Edition<br>and<br>Year |  |  |  |
| 1      | Managerial Economics  | Geetika, Piyali Ghosh<br>and Chodhury | Tata McGraw Hill,        | 2015                   |  |  |  |
| 2      | Engineering Economy   | H. G. Thuesen, W. J.<br>Fabrycky      | РНІ                      | 1966                   |  |  |  |
| 3      | Engineering Economics | R. Paneerselvam                       | PHI                      | 2012                   |  |  |  |

|        | Reference Books                    |                                         |                               |                         |  |  |  |
|--------|------------------------------------|-----------------------------------------|-------------------------------|-------------------------|--|--|--|
| Sl. No | Title of the Book                  | Name of the<br>Author/s                 | Name of the<br>Publisher      | Edition<br>and<br>Year  |  |  |  |
| 1      | Engineering Economy                | Leland Blank P.E, Anthony Tarquin P. E. | Mc Graw Hill                  | 7 <sup>TH</sup> Edition |  |  |  |
| 2      | Indian Financial System            | Khan M. Y.                              | Tata McGraw Hill              | 2011                    |  |  |  |
| 3      | Engineering Economics and analysis | Donald G. Newman,<br>Jerome P. Lavelle  | Engg. Press, Texas            | 2002                    |  |  |  |
| 4      | Contemporary Engineering Economics | Chan S. Park                            | Prentice Hall of<br>India Ltd | 2001                    |  |  |  |

#### **SEMESTER S3/S4**

## ENGINEERING ETHICS AND SUSTAINABLE DEVELOPMENT

| Course Code                        | UCHUT347 | CIE Marks   | 50             |
|------------------------------------|----------|-------------|----------------|
| Teaching Hours/Week<br>(L: T:P: R) | 2:0:0:0  | ESE Marks   | 50             |
| Credits                            | 2        | Exam Hours  | 2 Hrs. 30 Min. |
| Prerequisites (if any)             | None     | Course Type | Theory         |

#### **Course Objectives:**

- 1. Equip with the knowledge and skills to make ethical decisions and implement gender-sensitive practices in their professional lives.
- 2. Develop a holistic and comprehensive interdisciplinary approach to understanding engineering ethics principles from a perspective of environment protection and sustainable development.
- 3. Develop the ability to find strategies for implementing sustainable engineering solutions.

#### **SYLLABUS**

| Module | Syllabus Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| No.    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |
| 1      | Fundamentals of ethics - Personal vs. professional ethics, Civic Virtue, Respect for others, Profession and Professionalism, Ingenuity, diligence and responsibility, Integrity in design, development, and research domains, Plagiarism, a balanced outlook on law - challenges - case studies, Technology and digital revolution-Data, information, and knowledge, Cybertrust and cybersecurity, Data collection & management, High technologies: connecting people and places-accessibility and social impacts, Managing conflict, Collective bargaining, Confidentiality, Role of confidentiality in moral integrity, Codes of Ethics.  Basic concepts in Gender Studies - sex, gender, sexuality, gender spectrum: beyond the binary, gender identity, gender expression, gender stereotypes, Gender disparity and discrimination in education, employment and everyday life, History of women in Science & Technology, Gendered technologies & innovations, Ethical values and practices in connection with gender - equity, diversity & gender justice, Gender policy and women/transgender empowerment initiatives. | 6 |
| 2      | Introduction to Environmental Ethics: Definition, importance and historical development of environmental ethics, key philosophical theories (anthropocentrism, biocentrism, ecocentrism). Sustainable Engineering Principles: Definition and scope, triple bottom line (economic, social and environmental sustainability), life cycle analysis and sustainability metrics. Ecosystems and Biodiversity: Basics of ecosystems and their functions, Importance of biodiversity and its conservation, Human impact on ecosystems and biodiversity loss, An overview of various ecosystems in Kerala/India, and its significance. Landscape and Urban Ecology: Principles of landscape                                                                                                                                                                                                                                                                                                                                                                                                                                         | 6 |

|   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1 |
|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
|   | ecology, Urbanization and its environmental impact, Sustainable urban                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   |
|   | planning and green infrastructure.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| 3 | Hydrology and Water Management: Basics of hydrology and water cycle, Water scarcity and pollution issues, Sustainable water management practices, Environmental flow, disruptions and disasters. Zero Waste Concepts and Practices: Definition of zero waste and its principles, Strategies for waste reduction, reuse, reduce and recycling, Case studies of successful zero waste initiatives. Circular Economy and Degrowth: Introduction to the circular economy model, Differences between linear and circular economies, degrowth principles, Strategies for implementing circular economy practices and degrowth principles in engineering. Mobility and Sustainable Transportation: Impacts of transportation on the environment and climate, Basic tenets of a Sustainable Transportation design, Sustainable urban mobility solutions, Integrated mobility systems, E-Mobility, Existing and upcoming models of sustainable mobility solutions.                              | 6 |
| 4 | Renewable Energy and Sustainable Technologies: Overview of renewable energy sources (solar, wind, hydro, biomass), Sustainable technologies in energy production and consumption, Challenges and opportunities in renewable energy adoption. Climate Change and Engineering Solutions: Basics of climate change science, Impact of climate change on natural and human systems, Kerala/India and the Climate crisis, Engineering solutions to mitigate, adapt and build resilience to climate change. Environmental Policies and Regulations: Overview of key environmental policies and regulations (national and international), Role of engineers in policy implementation and compliance, Ethical considerations in environmental policy-making. Case Studies and Future Directions: Analysis of real-world case studies, Emerging trends and future directions in environmental ethics and sustainability, Discussion on the role of engineers in promoting a sustainable future. | 6 |

Course Assessment Method (CIE: 50 marks, ESE: 50)

#### **Continuous Internal Evaluation Marks (CIE):**

Continuous internal evaluation will be based on individual and group activities undertaken throughout the course and the portfolio created documenting their work and learning. The portfolio will include reflections, project reports, case studies, and all other relevant materials.

- The students should be grouped into groups of size 4 to 6 at the beginning of the semester. These groups can be the same ones they have formed in the previous semester.
- Activities are to be distributed between 2 class hours and 3 Self-study hours.
- The portfolio and reflective journal should be carried forward and displayed during the 7th Semester Seminar course as a part of the experience sharing regarding the skills developed through various courses.

| Sl.<br>No. | Item                                                            | Particulars                                                                                                                                                                                                                         | Group/I<br>ndividua<br>l (G/I) | Marks |
|------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-------|
| 1          | Reflective                                                      | Weekly entries reflecting on what was learned, personal                                                                                                                                                                             | I                              | 5     |
|            | Journal                                                         | insights, and how it can be applied to local contexts.                                                                                                                                                                              |                                |       |
| 2          | Micro project (Detailed                                         | a) Perform an Engineering Ethics Case Study analysis and prepare a report     b) Conduct a literature survey on 'Code of Ethics for                                                                                                 | G                              | 8     |
|            | documentation of<br>the project,<br>including<br>methodologies, | Engineers' and prepare a sample code of ethics  2. Listen to a TED talk on a Gender-related topic, do a literature survey on that topic and make a report citing the relevant papers with a specific analysis of the Kerala context | G                              | 5     |
|            | findings, and reflections)                                      | 3. Undertake a project study based on the concepts of sustainable development* - Module II, Module III & Module IV                                                                                                                  | G                              | 12    |
| 3          | Activities                                                      | 2. One activity* each from Module II, Module III & Module IV                                                                                                                                                                        | G                              | 15    |
| 4          | Final<br>Presentation                                           | A comprehensive presentation summarising the key takeaways from the course, personal reflections, and proposed future actions based on the learnings.                                                                               | G                              | 5     |
|            |                                                                 | Total Marks                                                                                                                                                                                                                         |                                | 50    |

<sup>\*</sup>Can be taken from the given sample activities/projects

#### **Evaluation Criteria:**

- **Depth of Analysis**: Quality and depth of reflections and analysis in project reports and case studies.
- **Application of Concepts**: Ability to apply course concepts to real-world problems and local contexts.
- Creativity: Innovative approaches and creative solutions proposed in projects and reflections.
- Presentation Skills: Clarity, coherence, and professionalism in the final presentation.

#### **Course Outcomes (COs)**

At the end of the course students should be able to:

|     | Course Outcome                                                                                                                               | Bloom's<br>Knowledge<br>Level (KL) |
|-----|----------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|
| CO1 | Develop the ability to apply the principles of engineering ethics in their professional life.                                                | К3                                 |
| CO2 | Develop the ability to exercise gender-sensitive practices in their professional lives                                                       | K4                                 |
| CO3 | Develop the ability to explore contemporary environmental issues and sustainable practices.                                                  | K5                                 |
| CO4 | Develop the ability to analyse the role of engineers in promoting sustainability and climate resilience.                                     | K4                                 |
| CO5 | Develop interest and skills in addressing pertinent environmental and climate-related challenges through a sustainable engineering approach. | К3                                 |

Note: K1- Remember, K2- Understand, K3- Apply, K4- Analyse, K5- Evaluate, K6- Create

#### **CO-PO Mapping Table:**

|     | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PO7 | PO8 | PO9 | PO10 | PO11 | PO12 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
| CO1 |     |     |     |     |     | 3   | 2   | 3   | 3   | 2    |      | 2    |
| CO2 |     | 1   |     |     |     | 3   | 2   | 3   | 3   | 2    |      | 2    |
| CO3 |     |     |     |     |     | 3   | 3   | 2   | 3   | 2    |      | 2    |
| CO4 |     | 1   |     |     |     | 3   | 3   | 2   | 3   | 2    |      | 2    |
| CO5 |     |     |     |     |     | 3   | 3   | 2   | 3   | 2    |      | 2    |

|        | Reference Books                                 |                                                         |                                                        |                                 |  |  |  |  |
|--------|-------------------------------------------------|---------------------------------------------------------|--------------------------------------------------------|---------------------------------|--|--|--|--|
| Sl. No | Title of the Book                               | Name of the Author/s                                    | Name of the Publisher                                  | Edition and<br>Year             |  |  |  |  |
| 1      | Ethics in Engineering Practice and Research     | Caroline Whitbeck                                       | Cambridge University<br>Press & Assessment             | 2nd edition<br>& August<br>2011 |  |  |  |  |
| 2      | Virtue Ethics and Professional Roles            | Justin Oakley                                           | Cambridge University Press & Assessment                | November 2006                   |  |  |  |  |
| 3      | Sustainability Science                          | Bert J. M. de Vries                                     | Cambridge University<br>Press & Assessment             | 2nd edition & December 2023     |  |  |  |  |
| 4      | Sustainable Engineering Principles and Practice | Bhavik R. Bakshi,                                       | Cambridge University Press & Assessmen                 | 2019                            |  |  |  |  |
| 5      | Engineering Ethics                              | M Govindarajan, S<br>Natarajan and V S<br>Senthil Kumar | PHI Learning Private<br>Ltd, New Delhi                 | 2012                            |  |  |  |  |
| 6      | Professional ethics and human values            | RS Naagarazan                                           | New age international (P) limited New Delhi            | 2006.                           |  |  |  |  |
|        | Ethics in Engineering                           | Mike W Martin and Roland Schinzinger,                   | Tata McGraw Hill Publishing Company Pvt Ltd, New Delhi | 4" edition,<br>2014             |  |  |  |  |

#### **Suggested Activities/Projects:**

#### Module-II

- Write a reflection on a local environmental issue (e.g., plastic waste in Kerala backwaters or oceans) from different ethical perspectives (anthropocentric, biocentric, ecocentric).
- Write a life cycle analysis report of a common product used in Kerala (e.g., a coconut, bamboo or rubber-based product) and present findings on its sustainability.
- Create a sustainability report for a local business, assessing its environmental, social, and economic impacts
- Presentation on biodiversity in a nearby area (e.g., a local park, a wetland, mangroves, college campus etc) and propose conservation strategies to protect it.
- Develop a conservation plan for an endangered species found in Kerala.
- Analyze the green spaces in a local urban area and propose a plan to enhance urban ecology using native plants and sustainable design.
- Create a model of a sustainable urban landscape for a chosen locality in Kerala.

#### Module-III

- Study a local water body (e.g., a river or lake) for signs of pollution or natural flow disruption and suggest sustainable management and restoration practices.
- Analyse the effectiveness of water management in the college campus and propose improvements calculate the water footprint, how to reduce the footprint, how to increase supply through rainwater harvesting, and how to decrease the supply-demand ratio
- Implement a zero waste initiative on the college campus for one week and document the challenges and outcomes.
- Develop a waste audit report for the campus. Suggest a plan for a zero-waste approach.
- Create a circular economy model for a common product used in Kerala (e.g., coconut oil, cloth etc).
- Design a product or service based on circular economy and degrowth principles and present a business plan.
- Develop a plan to improve pedestrian and cycling infrastructure in a chosen locality in Kerala

#### Module-IV

- Evaluate the potential for installing solar panels on the college campus including cost-benefit analysis and feasibility study.
- Analyse the energy consumption patterns of the college campus and propose sustainable alternatives to reduce consumption What gadgets are being used? How can we reduce demand using energy-saving gadgets?
- Analyse a local infrastructure project for its climate resilience and suggest improvements.
- Analyse a specific environmental regulation in India (e.g., Coastal Regulation Zone) and its impact on local communities and ecosystems.
- Research and present a case study of a successful sustainable engineering project in Kerala/India (e.g., sustainable building design, water management project, infrastructure project).
- Research and present a case study of an unsustainable engineering project in Kerala/India highlighting design and implementation faults and possible corrections/alternatives (e.g., a housing complex with water logging, a water management project causing frequent floods, infrastructure project that affects surrounding landscapes or ecosystems).

## SEMESTER S3 ANALOG CIRCUITS LAB

| Course Code                     | PCECL307 | CIE Marks   | 50             |
|---------------------------------|----------|-------------|----------------|
| Teaching Hours/Week (L: T:P: R) | 0:0:3:0  | ESE Marks   | 50             |
| Credits                         | 2        | Exam Hours  | 2 Hrs. 30 Min. |
| Prerequisites (if any)          | None     | Course Type | Lab            |

## **Course Objectives:**

- 1. Familiarise the students with the analog circuits design using discrete components.
- 2. Familiarise the students with simulation of basic analog circuits

| Expt.<br>No. | Experiments                                                                                    |
|--------------|------------------------------------------------------------------------------------------------|
| Par          | t A – List of Experiments using discrete components (Any Six experiments mandatory)            |
| 1            | RC Integrating and Differentiating Circuits – (Transient analysis with different inputs and    |
|              | frequency response)                                                                            |
| 2            | Diode Clipping and Clamping Circuits (Transient and transfer characteristics)                  |
| 3            | CE amplifier – Design for a specific voltage gain and plot frequency response characteristics  |
| 4            | CS MOSFET amplifier - Design for a specific voltage gain and plot frequency response           |
|              | characteristics                                                                                |
| 5            | Cascaded amplifier (CE – CE) - Design for a specific voltage gain and plot frequency           |
|              | response characteristics                                                                       |
| 6            | Cascode amplifier - Design for a specific voltage gain and plot frequency response             |
|              | characteristics                                                                                |
| 7            | Feedback amplifiers (current series & voltage series) - Design for a specific voltage gain and |
|              | plot frequency response characteristics                                                        |
| 8            | RC oscillators – RC phase shift or wien bridge oscillator                                      |
| 9            | Power amplifiers (Transformer less) – Class B & Class AB                                       |

| 10    | Transistor series voltage regulator – Design for a specific output voltage with & without short                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | circuit protection (plot load & line regulation characteristics).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       | Part B – Simulation Experiments (Any Six experiments mandatory)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       | r a contract of the contract o |
| The e | xperiments shall be conducted using Open-Source Tools such as QUCS, KiCad, LT SPICE, or                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       | variants of SPICE tools.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1     | RC Integrating and Differentiating Circuits – (Transient analysis with different inputs and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       | frequency response)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 2     | Diode Clipping and Clamping Circuits (Transient and transfer characteristics)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 3     | CE amplifier – Design for a specific voltage gain and plot frequency response characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 4     | CS MOSFET amplifier - Design for a specific voltage gain and plot frequency response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       | characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 5     | Cascaded amplifier (CE – CE) - Design for a specific voltage gain and plot frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       | response characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 6     | Cascode amplifier - Design for a specific voltage gain and plot frequency response                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|       | characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7     | Feedback amplifiers (current series & voltage series) - Design for a specific voltage gain and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|       | plot frequency response characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 8     | RC oscillators – RC phase shift or wien bridge oscillator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 9     | Power amplifiers (Transformer less) – Class B & Class AB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 10    | Transistor series voltage regulator – Design for a specific output voltage with & without short                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|       | circuit protection (plot load & line regulation characteristics).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |

## Course Assessment Method (CIE: 50 marks, ESE: 50 marks)

## **Continuous Internal Evaluation Marks (CIE):**

| Attendance | Preparation/Pre-Lab Work experiments,<br>Viva and Timely<br>completion of Lab Reports / Record<br>(Continuous Assessment) | Internal<br>Examination | Total |
|------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------|-------|
| 5          | 25                                                                                                                        | 20                      | 50    |

#### **End Semester Examination Marks (ESE):**

| Procedure/<br>Preparatory<br>work/Design/<br>Algorithm | Conduct of experiment/ Execution of work/ troubleshooting/ Programming | Result with valid<br>inference/<br>Quality of<br>Output | Viva<br>voce | Record | Total |
|--------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------|--------------|--------|-------|
| 10                                                     | 15                                                                     | 10                                                      | 10           | 5      | 50    |

- Submission of Record: Students shall be allowed for the end semester examination only upon submitting the duly certified record.
- Endorsement by External Examiner: The external examiner shall endorse the record

#### **Course Outcomes (COs)**

At the end of the course students should be able to:

|     | Course Outcome                                                                             | Bloom's<br>Knowledge<br>Level (KL) |
|-----|--------------------------------------------------------------------------------------------|------------------------------------|
| CO1 | Design and demonstrate the functioning of basic analog circuits using discrete components. | К3                                 |
| CO2 | Design and simulate the functioning of basic analog circuits using simulation tools        | К3                                 |
| CO3 | Conduct troubleshooting of a given circuit and to analyze it                               | К3                                 |

Note: K1- Remember, K2- Understand, K3- Apply, K4- Analyse, K5- Evaluate, K6- Create

## **CO- PO Mapping (Mapping of Course Outcomes with Program Outcomes)**

|     | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PO7 | PO8 | PO9 | PO10 | PO11 | PO12 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
| CO1 | 3   | 2   | 2   |     |     |     |     |     | 3   |      |      | 3    |
| CO2 | 3   | 2   | 2   |     | 3   |     |     |     | 3   |      |      | 3    |
| CO3 | 3   | 2   | 2   |     |     |     |     |     | 3   |      |      | 3    |

1: Slight (Low), 2: Moderate (Medium), 3: Substantial (High), -: No Correlation

|        | Text Books                                |                      |                               |                         |  |  |  |  |  |  |
|--------|-------------------------------------------|----------------------|-------------------------------|-------------------------|--|--|--|--|--|--|
| Sl. No | Title of the Book                         | Name of the Author/s | Name of the<br>Publisher      | Edition and Year        |  |  |  |  |  |  |
| 1      | Electronic Devices and Circuits           | David A Bell         | Oxford University Press, 2008 | 5th edition             |  |  |  |  |  |  |
| 2      | Electronic Circuits Analysis and Design 1 | D. Meganathan        | Yes Dee Publishing,<br>2023   | 1 <sup>st</sup> edition |  |  |  |  |  |  |

### **Continuous Assessment (25 Marks)**

#### 1. Preparation and Pre-Lab Work (7 Marks)

- Pre-Lab Assignments: Assessment of pre-lab assignments or quizzes that test understanding of the upcoming experiment.
- Understanding of Theory: Evaluation based on students' preparation and understanding of the theoretical background related to the experiments.

#### 2. Conduct of Experiments (7 Marks)

- Procedure and Execution: Adherence to correct procedures, accurate execution of experiments, and following safety protocols.
- Skill Proficiency: Proficiency in handling equipment, accuracy in observations, and troubleshooting skills during the experiments.
- Teamwork: Collaboration and participation in group experiments.

#### 3. Lab Reports and Record Keeping (6 Marks)

- Quality of Reports: Clarity, completeness and accuracy of lab reports. Proper documentation of experiments, data analysis and conclusions.
- Timely Submission: Adhering to deadlines for submitting lab reports/rough record and maintaining a well-organized fair record.

#### 4. Viva Voce (5 Marks)

• Oral Examination: Ability to explain the experiment, results and underlying principles during a viva voce session.

record are the average of all the specified experiments in the syllabus.

#### **Evaluation Pattern for End Semester Examination (50 Marks)**

#### 1. Procedure/Preliminary Work/Design/Algorithm (10 Marks)

- Procedure Understanding and Description: Clarity in explaining the procedure and understanding each step involved.
- Preliminary Work and Planning: Thoroughness in planning and organizing materials/equipment.
- Algorithm Development: Correctness and efficiency of the algorithm related to the experiment.
- Creativity and logic in algorithm or experimental design.

#### 2. Conduct of Experiment/Execution of Work/Programming (15 Marks)

 Setup and Execution: Proper setup and accurate execution of the experiment or programming task.

Final Marks Averaging: The final marks for preparation, conduct of experiments, viva, and Result with Valid Inference/Quality of Output (10 Marks)

- Accuracy of Results: Precision and correctness of the obtained results.
- Analysis and Interpretation: Validity of inferences drawn from the experiment or quality of program output.

#### 3. Viva Voce (10 Marks)

- Ability to explain the experiment, procedure results and answer related questions
- Proficiency in answering questions related to theoretical and practical aspects of the subject.

#### 4. Record (5 Marks)

• Completeness, clarity, and accuracy of the lab record submitted

## SEMESTER S3 LOGIC CIRCUIT DESIGN LABORATORY

| Course Code                        | PCECL308 | CIE Marks   | 50             |
|------------------------------------|----------|-------------|----------------|
| Teaching Hours/Week<br>(L: T:P: R) | 0:0:3:0  | ESE Marks   | 50             |
| Credits                            | 2        | Exam Hours  | 2 Hrs. 30 Min. |
| Prerequisites (if any)             | None     | Course Type | Lab            |

## **Course Objectives:**

- **1.** Familiarise the students with the Digital Logic Design through the implementation of Logic Circuits.
- 2. Familiarise the students with the HDL based Digital Design and FPGA boards

| Expt.<br>No. | Experiments                                                                                     |  |  |  |  |  |  |  |
|--------------|-------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|              | Part A – List of Experiments using digital components (Any Six experiments mandatory)           |  |  |  |  |  |  |  |
| 1            | Realization of functions using basic and universal gates (SOP and POS forms).                   |  |  |  |  |  |  |  |
| 2            | Design and Realization of half/full adder and subtractor using basic gates and universal gates. |  |  |  |  |  |  |  |
| 3            | 4 bit adder/subtractor and BCD adder using 7483                                                 |  |  |  |  |  |  |  |
| 4            | Study of Flip Flops: S-R, D, T, JK and Master slave JK FF using NAND gates                      |  |  |  |  |  |  |  |
| 5            | Asynchronous Counter: 3 bit up/down counter, Realization of Mod N Counter                       |  |  |  |  |  |  |  |
| 6            | Synchronous Counter: Realization of 4-bit up/down counter, Realization of Mod-N counters        |  |  |  |  |  |  |  |
| 7            | Ring counter and Johnson Counter.                                                               |  |  |  |  |  |  |  |
| 8            | Realization of counters using IC's (7490, 7492, 7493).                                          |  |  |  |  |  |  |  |
| 9            | Realization of combinational circuits using MUX & DEMUX, using ICs (74150, 74154)               |  |  |  |  |  |  |  |
| 10           | Sequence Generator / Detector                                                                   |  |  |  |  |  |  |  |
|              | Part B – Simulation Experiments (Any Six experiments mandatory)                                 |  |  |  |  |  |  |  |
|              | The experiments shall be conducted using Verilog and implementation using small FPGA            |  |  |  |  |  |  |  |
| 1            | Experiment 1: Realization of Logic Gates and Familiarization of FPGAs                           |  |  |  |  |  |  |  |

| (b) Create the .pcf files for your FPGA board. (c) Familiarization of the basic syntax of verilog  Development of verilog modules for basic gates, synthesis and implementation in the above FPGA verify the truth tables. (e) Verify the universality and non associativity of NAND and NOR gates by uploading the corresponding verilog files to the FPGA boards.  Experiment 2: Adders in Verilog  (a) Development of verilog modules for half adder in any of the 3 modeling styles (b) Development of verilog modules for full adder in structural modeling using half adder.  Experiment 3: Mux and Demux in Verilog  (a) Development of verilog modules for a 4x1 MUX. (b) Development of verilog modules for a 1x4 DEMUX.  Experiment 4: Flipflops and counters  (a) Development of verilog modules for SR, JK and D flipflops. |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Development of verilog modules for basic gates, synthesis and implementation in the above FPGA verify the truth tables.  (e) Verify the universality and non associativity of NAND and NOR gates by uploading the corresponding verilog files to the FPGA boards.  Experiment 2: Adders in Verilog  (a) Development of verilog modules for half adder in any of the 3 modeling styles  (b) Development of verilog modules for full adder in structural modeling using half adder.  Experiment 3: Mux and Demux in Verilog  (a) Development of verilog modules for a 4x1 MUX.  (b) Development of verilog modules for a 1x4 DEMUX.  Experiment 4: Flipflops and counters                                                                                                                                                                 |
| verify the truth tables.  (e) Verify the universality and non associativity of NAND and NOR gates by uploading the corresponding verilog files to the FPGA boards.  Experiment 2: Adders in Verilog  (a) Development of verilog modules for half adder in any of the 3 modeling styles (b) Development of verilog modules for full adder in structural modeling using half adder.  Experiment 3: Mux and Demux in Verilog  (a) Development of verilog modules for a 4x1 MUX. (b) Development of verilog modules for a 1x4 DEMUX.  Experiment 4: Flipflops and counters                                                                                                                                                                                                                                                                  |
| (e) Verify the universality and non associativity of NAND and NOR gates by uploading the corresponding verilog files to the FPGA boards.  Experiment 2: Adders in Verilog  (a) Development of verilog modules for half adder in any of the 3 modeling styles  (b) Development of verilog modules for full adder in structural modeling using half adder.  Experiment 3: Mux and Demux in Verilog  (a) Development of verilog modules for a 4x1 MUX.  (b) Development of verilog modules for a 1x4 DEMUX.  Experiment 4: Flipflops and counters                                                                                                                                                                                                                                                                                          |
| corresponding verilog files to the FPGA boards.  Experiment 2: Adders in Verilog  (a) Development of verilog modules for half adder in any of the 3 modeling styles (b) Development of verilog modules for full adder in structural modeling using half adder.  Experiment 3: Mux and Demux in Verilog  (a) Development of verilog modules for a 4x1 MUX.  (b) Development of verilog modules for a 1x4 DEMUX.  Experiment 4: Flipflops and counters                                                                                                                                                                                                                                                                                                                                                                                    |
| Experiment 2: Adders in Verilog  (a) Development of verilog modules for half adder in any of the 3 modeling styles (b) Development of verilog modules for full adder in structural modeling using half adder.  Experiment 3: Mux and Demux in Verilog  (a) Development of verilog modules for a 4x1 MUX.  (b) Development of verilog modules for a 1x4 DEMUX.  Experiment 4: Flipflops and counters                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 2 (a) Development of verilog modules for half adder in any of the 3 modeling styles (b) Development of verilog modules for full adder in structural modeling using half adder.  Experiment 3: Mux and Demux in Verilog  (a) Development of verilog modules for a 4x1 MUX. (b) Development of verilog modules for a 1x4 DEMUX.  Experiment 4: Flipflops and counters                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| (a) Development of verilog modules for full adder in structural modeling using half adder.  Experiment 3: Mux and Demux in Verilog  (a) Development of verilog modules for a 4x1 MUX.  (b) Development of verilog modules for a 1x4 DEMUX.  Experiment 4: Flipflops and counters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Experiment 3: Mux and Demux in Verilog  (a) Development of verilog modules for a 4x1 MUX.  (b) Development of verilog modules for a 1x4 DEMUX.  Experiment 4: Flipflops and counters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| (a) Development of verilog modules for a 4x1 MUX.  (b) Development of verilog modules for a 1x4 DEMUX.  Experiment 4: Flipflops and counters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| (a) Development of verilog modules for a 1x4 DEMUX.  (b) Development of verilog modules for a 1x4 DEMUX.  Experiment 4: Flipflops and counters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Experiment 4: Flipflops and counters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 4 (a) Development of verilog modules for SR, JK and D flipflops.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| (b) Development of verilog modules for a binary decade/Johnson/Ring counters                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Experiment 5. Multiplexer and Logic Implementation in FPGA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 5 (a) Make a gate level design of an 8 : 1 multiplexer, write to FPGA and test its functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| (b) Use the above module to realize any logic function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Experiment 6. Flip-Flops and their Conversion in FPGA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 6 (a) Make gate level designs of J-K, J-K master-slave, T and D flip-flops, implement and test them                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| on the FPGA board.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (b) Implement and test the conversions such as T to D, D to T, J-K to T and J-K to D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Experiment 7: Asynchronous and Synchronous Counters in FPGA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| (a) Make a design of a 4-bit up down ripple counter using T-flip-flops in the previous experiment,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| implement and test them on the FPGA board.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| (b) Make a design of a 4-bit up down synchronous counter using T-flip-lops in the previous                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| experiment, implement and test them on the FPGA board.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Experiment 8: Universal Shift Register in FPGA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 8 (a) Make a design of a 4-bit universal shift register using D-flip-flops in the previous experiment,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| implement and test them on the FPGA board.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| (b) Implement ring and Johnson counters with it.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Experiment 9. BCD to Seven Segment Decoder in FPGA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (a) Make a gate level design of a seven segment decoder, write to FPGA and test its functionality.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| (b) Test it with switches and seven segment display. Use ouput ports for connection to the display.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

#### **Course Assessment Method**

(CIE: 50 marks, ESE: 50 marks)

## **Continuous Internal Evaluation Marks (CIE):**

| Attendance | Preparation/Pre-Lab Work experiments, Viva and Timely completion of Lab Reports / Record (Continuous Assessment) | Internal<br>Examination | Total |
|------------|------------------------------------------------------------------------------------------------------------------|-------------------------|-------|
| 5          | 25                                                                                                               | 20                      | 50    |

#### **End Semester Examination Marks (ESE):**

| Procedure/<br>Preparatory<br>work/Design/<br>Algorithm | Conduct of experiment/ Execution of work/ troubleshooting/ Programming | Result with valid inference/ Quality of Output | Viva<br>voce | Record | Total |
|--------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------|--------------|--------|-------|
| 10                                                     | 15                                                                     | 10                                             | 10           | 5      | 50    |

- Submission of Record: Students shall be allowed for the end semester examination only upon submitting the duly certified record.
- Endorsement by External Examiner: The external examiner shall endorse the record

### **Course Outcomes (COs)**

At the end of the course students should be able to:

|     | Course Outcome                                                                                    | Bloom's<br>Knowledge<br>Level (KL) |
|-----|---------------------------------------------------------------------------------------------------|------------------------------------|
| CO1 | Design and demonstrate the functioning of various combinational and sequential circuits using ICs | К3                                 |
| CO2 | Apply an industry compatible hardware description language to implement digital circuits          | К3                                 |
| CO3 | Implement digital circuits on FPGA boards and connect external hardware to the boards             | К3                                 |
| CO4 | Function effectively as an individual and in a team to accomplish the given task.                 | K2                                 |

Note: K1- Remember, K2- Understand, K3- Apply, K4- Analyse, K5- Evaluate, K6- Create

#### **CO- PO Mapping (Mapping of Course Outcomes with Program Outcomes)**

|     | PO1 | PO2 | PO3 | PO4 | PO5 | PO6 | PO7 | PO8 | PO9 | PO10 | PO11 | PO12 |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|------|------|------|
| CO1 | 3   | 3   | 3   | 2   |     |     |     |     | 3   |      |      | 3    |
| CO2 | 3   | 1   | 1   | 3   | 3   |     |     |     | 3   | 1    |      | 3    |
| CO3 | 3   | 1   | 1   | 3   | 3   |     |     |     | 3   | 1    |      | 3    |
| CO4 | 3   | 3   | 3   |     | 3   |     |     |     | 3   |      |      | 3    |

1: Slight (Low), 2: Moderate (Medium), 3: Substantial (High), -: No Correlation

|        | Text Books                                   |                      |                                  |                  |  |  |  |  |  |  |
|--------|----------------------------------------------|----------------------|----------------------------------|------------------|--|--|--|--|--|--|
| Sl. No | Title of the Book                            | Name of the Author/s | Name of the<br>Publisher         | Edition and Year |  |  |  |  |  |  |
| 1      | Verilog HDL Synthesis: A<br>Practical Primer | J. Bhasker           | B. S. Publications,              | 2001             |  |  |  |  |  |  |
| 2      | Fundamentals of Logic Design                 | Roth C.H             | Jaico Publishers. V<br>Ed., 2009 | 5th Edition      |  |  |  |  |  |  |

|        | Reference Books                                      |                                        |                      |                  |  |  |  |  |  |
|--------|------------------------------------------------------|----------------------------------------|----------------------|------------------|--|--|--|--|--|
| Sl. No | Title of the Book                                    | Title of the Book Name of the Author/s |                      | Edition and Year |  |  |  |  |  |
| 1      | Verilog HDL :A guide to digital design and synthesis | Palnitkar S.                           | Prentice Hall; 2003. | 2nd Edn.,        |  |  |  |  |  |

## **Continuous Assessment (25 Marks)**

#### 1. Preparation and Pre-Lab Work (7 Marks)

- Pre-Lab Assignments: Assessment of pre-lab assignments or quizzes that test understanding of the upcoming experiment.
- Understanding of Theory: Evaluation based on students' preparation and understanding of the theoretical background related to the experiments.

#### 2. Conduct of Experiments (7 Marks)

- Procedure and Execution: Adherence to correct procedures, accurate execution of experiments, and following safety protocols.
- Skill Proficiency: Proficiency in handling equipment, accuracy in observations, and troubleshooting skills during the experiments.
- Teamwork: Collaboration and participation in group experiments.

#### 3. Lab Reports and Record Keeping (6 Marks)

- Quality of Reports: Clarity, completeness and accuracy of lab reports. Proper documentation of experiments, data analysis and conclusions.
- Timely Submission: Adhering to deadlines for submitting lab reports/rough record and maintaining a well-organized fair record.

#### 4. Viva Voce (5 Marks)

 Oral Examination: Ability to explain the experiment, results and underlying principles during a viva voce session.

Final Marks Averaging: The final marks for preparation, conduct of experiments, viva, and record are the average of all the specified experiments in the syllabus.

#### **Evaluation Pattern for End Semester Examination (50 Marks)**

#### 1. Procedure/Preliminary Work/Design/Algorithm (10 Marks)

- Procedure Understanding and Description: Clarity in explaining the procedure and understanding each step involved.
- Preliminary Work and Planning: Thoroughness in planning and organizing materials/equipment.
- Algorithm Development: Correctness and efficiency of the algorithm related to the experiment.
- Creativity and logic in algorithm or experimental design.

#### 2. Conduct of Experiment/Execution of Work/Programming (15 Marks)

• Setup and Execution: Proper setup and accurate execution of the experiment or programming task.

#### 3. Result with Valid Inference/Quality of Output (10 Marks)

- Accuracy of Results: Precision and correctness of the obtained results.
- Analysis and Interpretation: Validity of inferences drawn from the experiment or quality of program output.

## 4. Viva Voce (10 Marks)

- Ability to explain the experiment, procedure results and answer related questions
- Proficiency in answering questions related to theoretical and practical aspects of the subject.

## 5. Record (5 Marks)

• Completeness, clarity, and accuracy of the lab record submitted.