(/)

Д

Q

Intel FPGA and SoC (/) > Support (/support.html) > Support Resources (/support/support-resources.html) > ... > ... (/support/support-resources/design-examples/design-software/verilog.html) > Verilog HDL: Synchronous State Machine

# Verilog HDL: Synchronous State Machine

This is a Verilog example that shows the implementation of a state machine. The first CASE statement defines the outputs that are dependent on the value of the state machine variable state. The second CASE statement defines the transitions of state machine and the conditions that control them.

For more information on using this example in your project, go to:

- How to Use Verilog HDL Examples (/support/support-resources/design-examples/design-software/verilog.html#using)
- MAX+PLUS<sup>®</sup> II Help

### statem.v

```
module statem(clk, in, reset, out);
input clk, in, reset;
output [3:0] out;
reg [3:0] out;
reg [1:0] state;
parameter zero=0, one=1, two=2, three=3;
always @(state)
     begin
          case (state)
                zero:
                     out = 4'b0000;
               one:
                     out = 4'b0001;
               two:
                     out = 4'b0010;
               three:
                     out = 4'b0100;
               default:
                     out = 4'b0000;
          endcase
     end
always @(posedge clk or posedge reset)
     begin
          if (reset)
                state = zero;
          else
                case (state)
                     zero:
                          state = one;
                     one:
                          if (in)
                               state = zero;
                          else
                               state = two;
                     two:
                          state = three;
                     three:
                          state = zero;
               endcase
```

end

endmodule

## Design Examples Disclaimer

These design examples may only be used within Altera Corporation devices and remain the property of Altera. They are being provided on an "as-is" basis and as an accommodation; therefore, all warranties, representations, or guarantees of any kind (whether express, implied, or statutory) including, without limitation, warranties of merchantability, non-infringement, or fitness for a particular purpose, are specifically disclaimed. Altera expressly does not recommend, suggest, or require that these examples be used in combination with any other product not provided by Altera.

### SITE LINKS:

About Intel PSG (/about/contact.html)

Privacy (/about/privacy.html)

\*Legal (/about/legal.html)

Contact (/about/contact.html)

Careers (/about/life-at-altera/working-at-altera.html)

Press (http://newsroom.altera.com)

CA Supply Chain Act (/about/corporate-social-responsibility/supply-chain-management.html)

#### **REGION:**

**USA** 

日本

(https://www.altera.co.jp/support/supportresources/design-examples/designsoftware/verilog/ver\_statem.html)

中国

(https://www.altera.com.cn/support/support-resources/design-examples/design-software/verilog/ver\_statem.html)

#### HOW ARE WE DOING?

Send Feedback