

Gerardo Bandera Burgueño

Dept. de Arquitectura de Computadores

[Adapted from Computer Organization and Design, 4th Edition, Patterson & Hennessy, © 2009, MK]







- Introduction
- Cache Memory
- Interleaved Memory
- Virtual Memory



## Index

- 4.1.- Introduction
- Cache Memory
- Interleaved Memory
- Virtual Memory

## Review: Major Components of a Computer





- Fact: Large memories are slow and fast memories are small
- How do we create a memory that gives the illusion of being large, cheap and fast (most of the time)?
  - With hierarchy
  - With parallelism





# The "Memory Wall"

Processor vs DRAM speed disparity continues to grow



 Good memory hierarchy (cache) design is increasingly important to overall performance

# Characteristics of the Memory Hierarchy



# A Typical Memory Hierarchy

■ Take advantage of the principle of locality to present the user with as much memory as is available in the cheapest technology at the speed offered by the fastest technology





- Caches use SRAM for speed and technology compatibility
  - **Fast** (typical access times of 0.5 to 2.5 nsec)
  - Low density (6 transistor cells), higher power, expensive (\$2000 to \$5000 per GB in 2008)
  - Static: content will last "forever" (as long as power is left on)
- Main memory uses DRAM for size (density)
  - Slower (typical access times of 50 to 70 nsec)
  - High density (1 transistor cells), lower power, <u>cheaper</u> (\$20 to \$75 per GB in 2008)
  - Dynamic: needs to be "refreshed" regularly (~ every 8 ms)
    - consumes 1% to 2% of the active cycles of the DRAM
  - Addresses divided into 2 halves (row and column)
    - RAS or Row Access Strobe triggering the row decoder
    - CAS or Column Access Strobe triggering the column selector



- Temporal Locality (locality in time)
  - If a memory location is referenced then it will tend to be referenced again soon
  - ⇒ Keep most recently accessed data items closer to the processor
- Spatial Locality (locality in space)
  - If a memory location is referenced, the locations with nearby addresses will tend to be referenced soon
  - ⇒ Move blocks consisting of contiguous words closer to the processor



- registers ↔ memory
  - by compiler (programmer?)
- cache ↔ main memory
  - by the cache controller hardware
- main memory ↔ disks
  - by the operating system (virtual memory)
  - virtual to physical address mapping assisted by the hardware (TLB)
  - by the programmer (files)



## Index

- 4.1.- Introduction
- 4.2.- Cache Memory
- Interleaved Memory
- Virtual Memory



### Definition:

- Small and fast memories near the processor.
- Storing the most frequently used information.

### • Main Goal:

Reduce memory access time.



## Cache Basics

- Locality Properties:
  - Spatial Locality: If a memory location is referenced, the locations with nearby addresses will tend to be referenced soon.
  - <u>Temporal Locality</u>: If a memory location is referenced, then it will tend to be referenced again soon





### Working:

- CM contains duplicated information from MM.
- On each memory reference  $\rightarrow$  a CM searching is produced:



Additional goal: reduce the miss rate.

# cache misses

Miss rate= # memory references



- Block (or line): the minimum unit of information that is present (or not) in a cache
- Hit Rate: the fraction of memory accesses found in a level of the memory hierarchy
- Hit Time: Time to access that level which consists of
   Time to access the block + Time to determine hit/miss
- Miss Rate: the fraction of memory accesses not found in a level of the memory hierarchy ⇒ I - (Hit Rate)
- Miss Penalty: Time to replace a block in that level with the corresponding block from a lower level which consists of

Time to access the block in the lower level + Time to transmit that block to the level that experienced the miss + Time to insert the block in that level + Time to pass the block to the requestor

Hit Time << Miss Penalty



- **Data Storage:** copy of main memory information.
  - BLOCKS.
- Cache Directory: auxiliary information
  - TAGS & Control.

| DIREC | TORY | DATA STORAGE |      |      |  |      |                  |      |      |      |
|-------|------|--------------|------|------|--|------|------------------|------|------|------|
| TAG   | CTRL |              | <br> | <br> |  | <br> | 1<br>1<br>1<br>1 | <br> | <br> | <br> |
|       |      |              |      |      |  |      |                  |      |      |      |
|       |      |              |      |      |  |      |                  |      |      |      |
| TAG   | CTRL |              |      |      |  |      | 1                |      |      |      |
|       |      |              |      |      |  |      |                  |      |      |      |



- Where is located a block in CM?
- We know that....
  - # blocks in MM >> size of CM Data Storage.
- Alternatives:
  - Direct Mapping
  - Fully Associative
  - Set Associative
- We will suppose that...
  - # main memory blocks: 2^N
  - # words per block: 2^w
  - Cache memory capacity (in blocks): 2<sup>n</sup>



# a) Direct-Mapping

- Each memory block will be only on a single CM entry.
- Block-i (MM)  $\rightarrow$  Block-j (CM) (where j = i mod 2").



# b) Fully-Associative

Every MM block can be stored on each CM entry.



21

# c) Set-Associative

- CM is divided in sets (group of blocks)
- Every set with the same # blocks.
  - 4 blocks per set  $\rightarrow$  4-way associate cache.
- A given block will be only on a single set....
  - ... but could be in every block of this given set (not at the same time).
- As a summary...
  - Direct mapping to the set.
  - Fully-associative mapping inside the set.
  - That is...
    - Block-i (MM)  $\rightarrow$  Set-k (CM) (k = i mod 2°).

# c) Set-Associative





- Supposing we have:
  - 64 blocks in Main Memory  $\rightarrow$  M = 6
  - 4 words per block  $\rightarrow$  w = 2
  - 8 blocks in Cache  $\rightarrow$  n = 3



Source code:



## Direct-Mapping





## Direct-Mapping



**■ 17**<sub>(10</sub>: 000100 01

Block 4 (MM)





## Direct-Mapping



**■ 17**<sub>(10</sub>: 000100 01

**■** 79<sub>(10</sub>: 010011 11

Block 19 (MM)





## Direct-Mapping

■ 100<sub>(10</sub>: 011001 00

**■ 17**<sub>(10</sub>: 000100 01

**■** 79<sub>(10</sub>: 010011 11





## Direct-Mapping



**■ 17**<sub>(10</sub>: 000100 01

**■** 79<sub>(10</sub>: 010011 11





#### Iteration #2 to ...:

### Direct-Mapping

■ 100<sub>(10</sub>: 011001 00 —— 011 001 00 HIT!!!!

■ 79<sub>(10</sub>: 010011 11 —— 010 011 11 HIT!!!!

■ 50<sub>(10</sub>: 001100 10 —— 001 100 10 MISS!!!!







- Supposing we have:
  - 64 blocks in Main Memory  $\rightarrow$  M = 6
  - 4 words per block  $\rightarrow$  w = 2
  - 8 blocks in Cache  $\rightarrow$  n = 3



Source code:



## Fully-Associative







### Fully-Associative

011001 00 **100**<sub>(10</sub>:

**17**<sub>(10</sub>: 000100 01

> Block 4 (MM)





### Fully-Associative

■ 100<sub>(10</sub>: 011001 00

**■ 17**<sub>(10</sub>: 000100 01

**■** 79<sub>(10</sub>: 010011 11

Block 19 (MM)



### Fully-Associative

■ 100<sub>(10</sub>: 011001 00

**■ 17**<sub>(10</sub>: 000100 01

**■** 79<sub>(10</sub>: 010011 11





#### Iteration #2 to ...:

### **Fully-Associative**

Miss Rate  $\cong 0$ 

■ 100<sub>(10</sub>: 011001 00 HIT !!!!

■ 17<sub>(10</sub>: 000100 01 HIT !!!!

■ 79<sub>(10</sub>: 010011 11 HIT!!!!

■ 50<sub>(10</sub>: 001100 10 HIT !!!!





- Supposing we have:
  - 64 blocks in Main Memory  $\rightarrow$  M = 6
  - 4 words per block  $\rightarrow$  w = 2
  - 8 blocks in Cache  $\rightarrow$  n = 3
  - 4-way (2 sets  $\rightarrow$  c = 1)



• Source code:

LOOP 100 17 79 50 END LOOP



### **Set-Associative**





### Set-Associative

■ 100<sub>(10</sub>: 011001 00

**■ 17**<sub>(10</sub>: 000100 01

Block 4 (MM)





### **Set-Associative**



**■ 17**<sub>(10</sub>: 000100 01

**■** 79<sub>(10</sub>: 010011 11

Block 19 (MM)





### Set-Associative

■ 100<sub>(10</sub>: 011001 00

**■ 17**<sub>(10</sub>: 000100 01

**■ 79**<sub>(10</sub>: 010011 11





### Iteration #2 to ...:

### Set-Associative

| , |         |        |    | i i         |       |   |    | •        |
|---|---------|--------|----|-------------|-------|---|----|----------|
| • | 100(10: | 011001 | 00 | <b>&gt;</b> | 01100 | 1 | 00 | HIT !!!! |





- Direct-Mapping caches do not need a replacement algorigthm.
- Fully-Associative caches:
  - What if the cache is full?
- Set-Associative caches:
  - What if a given set is full?
- Most popular replacement algoritms:
  - FIFO (First Input, First Output): remove oldest entry.
  - LRU (Least Recently Used): remove most unused entry.
  - RANDOM: remove an entry randomly selected.



- A simple example....
  - CM with 4 entries, fully-associative.
  - References (block #): 1, 2, 3, 4, 1, 5,....
- FIFO:

Block removed → I

• LRU:

Block removed → 2

| Cache |
|-------|
| 5     |
| 2     |
| 3     |
| 4     |

Casha

- What is the best algorithm?
  - It depends on the references pattern.
  - LRU is preferred.
  - But it is costly.
  - Alternative  $\rightarrow$  Random.

| Cache      |  |
|------------|--|
| 1          |  |
| <b>X</b> 5 |  |
| 3          |  |
| 4          |  |



## Write

- Read memory operations are more usual (Fetch, LWs,...)
  - BUT write "also exists" (SW instructions).
- Supposing writings only modify cache memory...
  - When will the Main Memory updated?
- Alternatives:
  - Write-through
  - Write-back
- Additionally considerations....
  - HITS or MISS in writings:
    - Write-allocate
    - Non-write allocate

## Write

## Write-through:



- (+) Good consistencia.
- (-) CM-MM traffic.

## Write-back:



- (+) Less CM-MM traffic.
- (-) Memory Consistency.

## Multi-level cache

- Cache Hierarchy
  - Not only a single cache level....



Trying to reduce Miss Penalty.



- 2 types of references: Instructions & Data.
  - Cache could be divided in two parts:
    - A less number of collisions.
    - Simultaneous access.
- Some examples....

In current processors: L1 splitted, L2 unified.

| PROCESSOR      | L1 (I/D)     | L2       |
|----------------|--------------|----------|
| Pentium III    | 16/16        | 256      |
| Alpha 21364    | 64/64        | 1.5MB    |
| PowerPC 7450   | 32/32        | 256      |
| UltraSPARC III | 32/64        | 1-8 MB   |
| R10000         | 32/32        | 512-16MB |
| PA 8700        | 0.75MB/1.5MB | -        |

## Cache Splitting



- internal: Pentium III, PowerPC 7450, Alpha 21364
- external: Alpha 21264, R10000, UltraSparc III

■ L2:

## Cache Splitting

• Utility.....to be included in a datapath...





## Cache Size

- Cost vs. Performance.
- BIG:
  - Más líneas en MC.
  - Más coste.
  - Más ocupación.
  - Más lenta.
  - En general, decrementa el índice de fallos.
- Ejemplos:
  - LI: 16KB 64KB.
  - L2: 256KB 2MB.



### • SMALL:

- Minimize transference time with MM.
- Contain less unnecessary information.
- A smaller CM-MM Bus required.
- BIG:
  - Good for high spatial locality.
  - CM control reduced.
- Typical size: 32 Bytes.



### HIGH:

- Big number of MM blocks combinations in CM at the same time.
- Costly:
  - Control.
  - Replacement.
- In real processors....
  - Similar performance with Fully-Associative (costly) and 8-way associative (cheaper).
  - Some examples:
    - Direct, 2, 4, 8-ways.
    - 3-ways (L2 in Alpha 21164).

## Benefits of Set Associative Caches

• The choice of direct mapped or set associative depends on the cost of a miss versus the cost of implementation



 □ Largest gains are in going from direct mapped to 2-way (20%+ reduction in miss rate)

## Miss Rate vs Block Size vs Cache Size



### **Block size (bytes)**

Miss rate goes up if the block size becomes a significant fraction of the cache size because the number of blocks that can be held in the same size cache is smaller (increasing capacity misses)

## Cache parameters in real processors....

|                              | Intel Nehalem                                         | AMD Barcelona                                         |
|------------------------------|-------------------------------------------------------|-------------------------------------------------------|
| L1 cache organization & size | Split I\$ and D\$; 32KB for each per core; 64B blocks | Split I\$ and D\$; 64KB for each per core; 64B blocks |
| L1 associativity             | 4-way (I), 8-way (D) set assoc.; ~LRU replacement     | 2-way set assoc.; LRU replacement                     |
| L1 write policy              | write-back, write-allocate                            | write-back, write-allocate                            |
| L2 cache organization & size | Unified; 256MB (0.25MB)<br>per core; 64B blocks       | Unified; 512KB (0.5MB) per core; 64B blocks           |
| L2 associativity             | 8-way set assoc.; ~LRU                                | 16-way set assoc.; ~LRU                               |
| L2 write policy              | write-back                                            | write-back                                            |
| L2 write policy              | write-back, write-allocate                            | write-back, write-allocate                            |
| L3 cache organization & size | Unified; 8192KB (8MB) shared by cores; 64B blocks     | Unified; 2048KB (2MB)<br>shared by cores; 64B blocks  |
| L3 associativity             | 16-way set assoc.                                     | 32-way set assoc.; evict block shared by fewest cores |
| L3 write policy              | write-back, write-allocate                            | write-back; write-allocate                            |

## Cache parameters in real processors....

|                  | Intel P4                                 | AMD Opteron                  |
|------------------|------------------------------------------|------------------------------|
| L1 organization  | Split I\$ and D\$                        | Split I\$ and D\$            |
| L1 cache size    | 8KB for D\$, 96KB for trace cache (~I\$) | 64KB for each of I\$ and D\$ |
| L1 block size    | 64 bytes                                 | 64 bytes                     |
| L1 associativity | 4-way set assoc.                         | 2-way set assoc.             |
| L1 replacement   | ~ LRU                                    | LRU                          |
| L1 write policy  | write-through                            | write-back                   |
| L2 organization  | Unified                                  | Unified                      |
| L2 cache size    | 512KB                                    | 1024KB (1MB)                 |
| L2 block size    | 128 bytes                                | 64 bytes                     |
| L2 associativity | 8-way set assoc.                         | 16-way set assoc.            |
| L2 replacement   | ~LRU                                     | ~LRU                         |
| L2 write policy  | write-back                               | write-back                   |

## **Problema**

Sea un código en ensamblador del MIPS como éste:

```
#0 lw $1, %42
L2: #1 sw $1, %50
#2 j L1
```

L1: #35 sw \$0, %42 #36 sw \$2, %66 #37 lw \$3, %82 #38 lw \$1, %90 #39 bne \$1, \$0, L2 donde se supone que la instrucción "bne" salta la primera vez y no lo hace la segunda. Las instrucciones se han enumerado empezando por "#" según su orden de ubicación en memoria empezando por la posición 0 (#35 significa instrucción número 35). Los operandos precedidos por "%" simbolizan una petición de datos, y el número que ahí aparece significa la línea de MP donde se encuentran. Todos los números ahí mostrados están en decimal.

Supongamos que tenemos L1 I (directa) y L1 D (asociativa de 4 citos y LRU). Ambas son de 128B y con un tamaño de línea de 8B.

#### Sea pide:

- a) Indicar la secuencia de líneas solicitadas por el procesador.
- b) Describir la evolución de los directorios de las MCs, calculando el índice de fallos.

### a) Indicar la secuencia de líneas solicitadas por el procesador.

· Líneas de D's:

Líneas de l's:

```
(tamaño de I del MIPS = 4B → 2 l's por línea)
0, 0, 1, 17, 18, 18, 19, 19
```

# b) Describir la evolución de los directorios de las MCs, calculando el índice de fallos y el número de precargas.

Número de líneas en MC: 128B/8B = 16 líneas





(Directa y Pr. bajo fallo)

• líneas de D's: 42, 50, 42, 66, 82, 90

• líneas de l's: 0, 0, 1, 17, 18, 18, 19, 19

Instrucciones (OJO!!!!, comprob

|         | annra siisi breraroa iiiii                                                                                                     |  |  |
|---------|--------------------------------------------------------------------------------------------------------------------------------|--|--|
| Block # | COMMENTS                                                                                                                       |  |  |
| 0       | Busco en línea-0 (0 mod 16 = 0) de MC (FALLO, vacía); Demando línea-0 (en línea-0 de MC) y precargo línea-1 (en línea-1 de MC) |  |  |
| 0       | ACIERTO                                                                                                                        |  |  |
| 1       | ACIERTO, la he precargado                                                                                                      |  |  |
| 17      | Busco en línea-1 de MC (FALLO, ocupada por otra); Demando línea-17(línea-1) y pr. la 18(línea-                                 |  |  |
| 18      | ACIERTO, la he precargado                                                                                                      |  |  |
| 18      | ACIERTO                                                                                                                        |  |  |
| 19      | Busco en línea-3 de MC (FALLO, vacía); Demando línea-19 (línea-3) y pr. Línea-20 (línea-4)                                     |  |  |
| 19      | ACIERTO                                                                                                                        |  |  |
| 0       | ACIERTO                                                                                                                        |  |  |
| 1       | FALLO, ocupada por otra; Demando línea-1 (línea-1) y pr. línea-2 (línea-2)                                                     |  |  |
| 17      | FALLO, la acabo de reemplazar; Demando línea-17(línea-1) y pr. la 18(línea-2)                                                  |  |  |
| 18      | ACIERTO, la acabo de precargar                                                                                                 |  |  |
| 18      | ACIERTO                                                                                                                        |  |  |
| 19      | ACIERTO, la tenía de la anterior iteración                                                                                     |  |  |
| 19      | ACIERTO                                                                                                                        |  |  |



• Directorio resultante:

|     | 1   |  |
|-----|-----|--|
| - 1 | - 1 |  |
|     |     |  |

| 2 0001 (18) | 8  |
|-------------|----|
|             | 9  |
| 3 0001 (19) | 10 |
|             | 11 |
| -   ( )     | 12 |
| 5           | 13 |
| 6           | 14 |
| 7           | 15 |

■ Miss Rate = 5 / 15

### **Datos**

| Block # | COMMENTS                                                                                          |
|---------|---------------------------------------------------------------------------------------------------|
| 42      | Busco en el cjto 2 (42 mod 4 = 2) de MC (FALLO, vacía); Demando línea 42 (cjto 2, línea 0(vacía)) |
| 50      | Busco en el cjto 2 de MC (FALLO); Demando línea 50 (cjto 2, línea 1(vacía))                       |
| 42      | ACIERTO                                                                                           |
| 66      | Busco en el cjto 2 de MC (FALLO); Demando línea 66 (cjto 2, línea 2(vacía))                       |
| 82      | Busco en el cjto 2 de MC (FALLO); Demando línea 82 (cjto 2, línea 3(vacía))                       |
| 90      | Busco en el cjto 2 de MC (FALLO); Demando línea 90 (cjto 2, línea 1(LRU))                         |
| 50      | Busco en el cjto 2 de MC (FALLO); Demando línea 50 (cjto 2, línea 0(LRU))                         |
| 42      | Busco en el cjto 2 de MC (FALLO); Demando línea 42 (cjto 2, línea 2(LRU))                         |
| 66      | Busco en el cjto 2 de MC (FALLO); Demando línea 66 (cjto 2, línea 3(LRU))                         |
| 82      | Busco en el cjto 2 de MC (FALLO); Demando línea 82 (cjto 2, línea 1(LRU))                         |
| 90      | Busco en el cjto 2 de MC (FALLO); Demando línea 90 (cjto 2, línea 0(LRU))                         |

### **Datos**

• Directorio resultante:

|      |   | L1 | D         |    |   |           |
|------|---|----|-----------|----|---|-----------|
|      | 0 |    | 10110 (90 | )) | 0 |           |
| Cjto | 1 |    | 10100 (82 | 2) | 1 | Cjto<br>2 |
| 0    | 2 |    | 01010 (42 | 2) | 2 | 2         |
|      | 3 |    | 10000 (66 | 3) | 3 | _         |
|      | 0 |    |           |    | 0 |           |
| Cjto | 1 |    |           |    | 1 | Cjto<br>3 |
| 1    | 2 |    |           |    | 2 | 3         |
|      | 3 |    |           |    | 3 |           |
|      |   |    |           |    |   |           |

■ Miss Rate = 10 / 11

## Cache Performance

• HIT time (TA):

## TA = tiempo de acierto = t1+t2

Tiempo de la operación de memoria cuando hay un acierto



### t1: tiempo de búsqueda

Tiempo de búsqueda empleado en determinar si la palabra está o no en caché

### t2: tiempo transferencia de palabra

Tiempo en proporcionar la palabra al dispositivo a la CPU

## Cache Performance

MISS time (TF):

### **TF** = tiempo de fallo = t1+ t3 + t4 +t2 = **TA** + **PF**

Tiempo de la operación de memoria cuando hay un fallo



PF = Penalización por fallo = t3 + t4 (Miss Penalty)

### t3: tiempo de acceso a MP

Tiempo para acceder al bloque en MP (a su 1ª palabra). Está relacionado con la latencia de la memoria principal

# t4: tiempo de transferencia de bloque

Tiempo para transferir el bloque de MP a caché. Está relacionado con el ancho de banda entre la caché y MP

## Cache Performance

TMA = Tiempo medio de acceso a memoria (AMAT) = tiempo medio requerido para satisfacer una referencia de memoria

tiempos de aciertos + tiempos de fallos =  $TA \times NA + TF \times NF$  =  $TA \times NA + TF \times NF$  =  $TA \times NA + TF \times NF$ 

TA + FF x PF



- Tiempo de Ciclo (TC): Tiempo que determina la frecuencia máxima a la que puede trabajar un procesador.
- En el diseño de los procesadores, se procura que el tiempo de acierto sea un ciclo de reloj:

$$\rightarrow$$
 TA = TC

Por tanto, para satisfacer este requisito de diseño,
 TC está condicionado por muchos factores: tamaño,
 tamaño de bloque, organización, asociatividad, etc...

## Sources of Cache Misses

- **Compulsory** (cold start or process migration, first reference):
  - First access to a block, "cold" fact of life, not a whole lot you can do about it.
  - If you are going to run "millions" of instruction, compulsory misses are insignificant
  - <u>Solution:</u> increase block size (increases miss penalty; very large blocks could increase miss rate)

### • Capacity:

- Cache cannot contain all blocks accessed by the program
- Solution: increase cache size (may increase access time)
- Conflict (collisions):
  - Multiple memory locations mapped to the same cache location
  - Solution I: increase cache size.
  - Solution 2: increase associativity (may increase access time)

### Multi-level cache: Global vs Local Miss Rate



NR = Number of References  $N_{hit}$  = Number of Hits  $N_{miss}$  = Number of Misses

$$NR = N_{hitL1} + N_{missL1} =$$

$$= N_{hitL1} + (N_{hitL2} + N_{hitL2})$$

$$R_{missL1} = \frac{N_{missL1}}{NR} \rightarrow \text{Local miss rate L1}$$

$$NR$$

$$R_{\text{missL2}} = \frac{N_{\text{missL2}}}{N_{\text{missL1}}} \rightarrow \text{Local miss rate L2}$$

## Multi-level cache vs. Single-level cache (Miss rate)



## **Multi-level cache: AMAT**



AMAT=AMAT<sub>L1</sub> = 
$$T_{hit L1} + R_{miss L1} \times P_{miss L1}$$

$$= AMAT_{L2} = T_{hit L2} + R_{miss L2} \times P_{miss L2}$$

$$= AMAT = T_{hit L1} + R_{miss L1} \times (T_{hit L2} + R_{miss L2} \times P_{miss L2})$$

### Multi-level cache: AMAT example

#### Given:

- 2500 references (NR= 2500)
- 50 misses at L1 (N<sub>missl 1</sub>=50)
- 5 misses at L2  $(N_{missl.2}=5)$
- Miss penalty for L2= 100 cc (P<sub>missL2</sub>=100)
- Access time for L2= 12 cc  $(T_{hitl,2} = 12)$
- Hit time at L1= 1 cc

### Global miss rate??

- $R_{\text{missL}1} = 50/2500 = 0.02 R_{\text{missL}2} = 5/50 = 0.10$
- $\circ$  R<sub>miss</sub> = 0.02 x 0.10 = 0.002

#### Average Memory Access Time??

- $\circ$  AMAT<sub>L2</sub>= 12 + 0.10x100 = 22
- $\circ$  AMAT= 1 + 0,02 x 22 = 1.44

# Measuring Cache Performance

 Assuming cache hit costs are included as part of the normal CPU execution cycle, then:

CPU time =
$$= IC \times CPI_{effective} \times CC =$$

$$= IC \times (CPI_{base} + CPI_{mem}) \times CC$$

- CPI<sub>base</sub>: includes stalls due to data & control hazards (i.e. CPI of previous chapter)
- *CPI*<sub>mem</sub>: includes stalls due to cache misses:

Memory-stall cycles/num. inst.

# Measuring Cache Performance

**CPI**<sub>mem</sub> = **Memory-stall cycles/num. inst.** 

### Memory-stall cycles = Inst.-stall cycles + Data-stall cycles

- Inst.-stall cycles = IC × Miss Rate (Instr.) × Miss Penalty (Instr.)
- Data-stall cycles = #Data accesses × Miss Rate (D) × Miss Penalty (D)

#### AND/OR

#### Memory-stall cycles = Read-stall cycles + Write-stall cycles

- Read-stall cycles = #Reads × Miss Rate (R) × Miss Penalty (R)
- Write-stall cycles = #Writes × Miss Rate (W) × Miss Penalty (W)
   but for Write-back caches....
- Write-stall cycles = (#Writes × Miss Rate (W) × Miss Penalty (W)) +
   #write buffer stalls

### Cache Performance example: I\$ and D\$

#### Given:

- I\$ miss rate R<sub>miss</sub>(I\$)= 2%
- D\$ miss rate R<sub>miss</sub>(D\$)= 4%
- Miss penalty (I\$ & D\$)  $P_{miss}(I$)$ ,  $P_{miss}(D$) = 80$  cycles
- Base CPI (ideal cache) CPI<sub>base</sub>= 1.5
- Load & stores are 25% of instructions (Num.acc.D\$ / num. inst = 0.25)
- Miss cycles per instruction:
  - $\circ$  I\$: 0.02 × 80 = 1.6
  - $\circ$  D\$: 0.25 × 0.04 × 80 = 0.8
- $CPI_{effective} = 1.5 + 1.6 + 0.8 = 3.9$

### Cache Performance example: Multi-level cache

#### Given:

- CPI<sub>base</sub>= 2
- 100 cycle miss penalty (to main memory)
- 25 cycle miss penalty (to L2)
- 36% load/stores
- 2% L1I miss rate
- 4% L1D miss rate
- 0.5% L2 miss rate (I & D)

• 
$$CPI_{effective} = 2 + 0.02 \times 25 + 0.36 \times 0.04 \times 25 + 0.005 \times 100 + 0.36 \times 0.005 \times 100 = 3.54$$

CPI<sub>effective</sub> = 5.44 (with no L2)



- 4.1.- Introduction
- 4.2.- Cache Memory
- 4.3.- Interleaved Memory
- Virtual Memory

## Memory Systems that Support Caches

 The off-chip interconnect and memory architecture can affect overall system performance in dramatic ways



One word wide organization (one word wide bus and one word wide memory)

#### Assume

- 1 memory bus clock cycle to send the addr
- 2. 15 memory bus clock cycles to get the 1<sup>st</sup> word in the block from DRAM (row cycle time), 5 memory bus clock cycles for 2<sup>nd</sup>, 3<sup>rd</sup>, 4<sup>th</sup> words (column access time)
- 1 memory bus clock cycle to return a word of data
- Memory-Bus to Cache bandwidth
  - number of bytes accessed from memory and transferred to cache/CPU per memory bus clock cycle

## One Word Wide Bus, One Word Blocks



 If the block size is one word, then for a memory access due to a cache miss, the processor will have to stall for the number of cycles required to return one data word from memory

cycle to send address.....

cycles to read DRAM.....

cycle to return data......

TOTAL clock cycles miss penalty...

 Number of bytes transferred per clock cycle (bandwidth) for a single miss is: bytes per memory bus clock cycle....

## One Word Wide Bus, One Word Blocks



 If the block size is one word, then for a memory access due to a cache miss, the processor will have to stall for the number of cycles required to return one data word from memory

TOTAL clock cycles miss penalty... 17

 Number of bytes transferred per clock cycle (bandwidth) for a single miss is:
 bytes per memory bus clock cycle....

4/17 = 0.235



 What if the block size is four words and each word is in a different DRAM row?

```
cycle to send Ist address.....

cycles to read DRAM.....

cycles to return last data word.....

TOTAL clock cycles miss penalty
```

 Number of bytes transferred per clock cycle (bandwidth) for a single miss is: bytes per clock.....

15 cycles

 What if the block size is four words and each word is in a different DRAM row?



cycle to send I<sup>st</sup> address...... I

cycles to read DRAM........... 4 \*15 =60

cycles to return last data word...... I

TOTAL clock cycles miss penalty 62

15 cvcles

 Number of bytes transferred per clock cycle (bandwidth) for a single miss is:

15 cycles

bytes per clock.....  $(4 \times 4)/62 = 0.258$ 

15 cycles



 What if the block size is four words and each word is in the same DRAM row?

```
cycle to send Ist address.....

cycles to read DRAM.....

cycles to return last data word.....

TOTAL clock cycles miss penalty
```

 Number of bytes transferred per clock cycle (bandwidth) for a single miss is: bytes per clock.....



 What if the block size is four words and each word is in the same DRAM row?

```
cycle to send I<sup>st</sup> address...... I

cycles to read DRAM..... I5+ 3*5 =30

cycles to return last data word..... I

TOTAL clock cycles miss penalty 32
```



 Number of bytes transferred per clock cycle (bandwidth) for a single miss is:

bytes per clock.....  $(4 \times 4)/32 = 0.5$ 

## Interleaved Memory, One Word Wide Bus

For a block size of four words



| DRAM   | DRAM     | DRAM                                  | DRAM     |
|--------|----------|---------------------------------------|----------|
| Memory | <b>J</b> | , , , , , , , , , , , , , , , , , , , | <b>,</b> |
| bank 0 | bank 1   | bank 2                                | bank 3   |

bus

 Number of bytes transferred per clock cycle (bandwidth) for a single miss is: bytes per clock.....

## Interleaved Memory, One Word Wide Bus

For a block size of four words





 Number of bytes transferred per clock cycle (bandwidth) for a single miss is:

bytes per clock.....  $(4 \times 4)/20 = 0.8$ 



- 4.1.- Introduction
- 4.2.- Cache Memory
- 4.3.- Interleaved Memory
- 4.4.- Virtual Memory



- Use main memory as a "cache" for secondary memory
  - Allows efficient and safe sharing of memory among multiple programs
  - Provides the ability to easily run programs larger than the size of physical memory
  - Simplifies loading a program for execution by providing for code relocation (i.e., the code can be loaded anywhere in main memory)
- What makes it work? again the Principle of Locality
  - A program is likely to access a relatively small portion of its address space during any period of time
- Each program is compiled into its own address space
   a "virtual" address space
  - During run-time each virtual address must be translated to a physical address (an address in main memory)

# Two Programs Sharing Physical Memory

- A program's address space is divided into pages (all one fixed size) or segments (variable sizes).
  - □ The starting location of each page (either in MM or in secondary memory) is contained in the program's page table



### Address Translation

■ A virtual address is translated to a physical address by a combination of hardware and software

Virtual Address (VA)

31 30 ... 12 11 ... 0

Virtual page number Page offset

Physical page number Page offset

29 ... 12 11 0

Physical Address (PA)

- So each memory request first requires an address translation from the virtual space to the physical space
  - A virtual memory miss (i.e., when the page is not in physical memory) is called a page fault → penalty: 1.000.000 cycles

### Address Translation Mechanism



## Virtual Addressing with a Cache

 Thus it takes an extra memory access to translate a VA to a PA



- □ This makes memory (cache) accesses very expensive (if every access was really two accesses)
- The hardware fix is to use a Translation Lookaside Buffer (TLB) – a small cache that keeps track of recently used address mappings to avoid having to do a page table lookup

## Making Address Translation Fast



## Translation Lookaside Buffers (TLBs)

 Just like any other cache, the TLB can be organized as fully associative, set associative, or direct mapped

| V | Virtual Page # | Physical Page # | Dirty | Ref | Access |
|---|----------------|-----------------|-------|-----|--------|
|   |                |                 |       |     |        |
|   |                |                 |       |     |        |
|   |                |                 |       |     |        |
|   |                |                 |       |     |        |

- □ TLB access time is typically smaller than cache access time (because TLBs are much smaller than caches)
  - TLBs are typically not more than 512 entries even on high end machines

# ATLB in the Memory Hierarchy



- A TLB miss is it a page fault or merely a TLB miss?
  - If the page is loaded into main memory, then the TLB miss can be handled (in hardware or software) by loading the translation information from the page table into the TLB
    - Takes 10's of cycles to find and load the translation info into the TLB
  - If the page is not in main memory, then it's a true page fault
    - Takes 1,000,000's of cycles to service a page fault
- TLB misses are much more frequent than true page faults

## **TLB Event Combinations**

|   | TLB  | Page<br>Table | Cache | Possible? Under what circumstances? |
|---|------|---------------|-------|-------------------------------------|
| / | Hit  | Hit           | Hit   |                                     |
|   | Hit  | Hit           | Miss  |                                     |
|   | Miss | Hit           | Hit   |                                     |
|   | Miss | Hit           | Miss  |                                     |
|   | Miss | Miss          | Miss  |                                     |
|   | Hit  | Miss          | Miss/ |                                     |
|   |      |               | Hit   |                                     |
|   | Miss | Miss          | Hit   |                                     |

## **TLB Event Combinations**

| // | TLB  | Page<br>Table | Cache        | Possible? Under what circumstances?                                        |
|----|------|---------------|--------------|----------------------------------------------------------------------------|
|    | Hit  | Hit           | Hit          | Yes – what we want!                                                        |
|    | Hit  | Hit           | Miss         | Yes – although the page table is not checked if the TLB hits               |
| 1  | Miss | Hit           | Hit          | Yes – TLB miss, PA in page table                                           |
|    | Miss | Hit           | Miss         | Yes – TLB miss, PA in page table, but data not in cache                    |
|    | Miss | Miss          | Miss         | Yes – page fault                                                           |
|    | Hit  | Miss          | Miss/<br>Hit | Impossible – TLB translation not possible if page is not present in memory |
|    | Miss | Miss          | Hit          | Impossible – data not allowed in cache if page is not in memory            |

## Reducing Translation Time

- Can overlap the cache access with the TLB access
  - Works when the high order bits of the VA are used to access the TLB while the low order bits are used as index into cache





- What parts of the virtual to physical address translation is done by or assisted by the hardware?
  - Translation Lookaside Buffer (TLB) that caches the recent translations
    - TLB access time is part of the cache hit time
    - May allot an extra stage in the pipeline for TLB access
  - Page table storage, fault detection and updating
    - Page faults result in interrupts (precise) that are then handled by the OS
    - Hardware must support (i.e., update appropriately) Dirty and Reference bits (e.g., ~LRU) in the Page Tables
  - Disk placement
    - Bootstrap (e.g., out of disk sector 0) so the system can service a limited number of page faults before the OS is even loaded