

# ${\bf Abstract}$ This work presents an FPGA implementation of a Booth multiplier, tested in an Atlys Spartan-6 FPGA Trainer Board. The work was originally done for an embedded systems class project.

### 1 Brief introduction

The algorithm was developed by Andrew D. Booth and published for the first time in an article in *The Quarterly Journal of Mechanics and Applied Mathematics* in 1951 [1]. The algorithm was developed in a time where calculators were faster doing shift operations than sums.

# 2 Algorithm description

The main idea behind the algorithm was to reduce the number of sums, considering a sequence of 1s can be represented as a subtraction, as show in (1).

$$1111 = 10000 - 1 \tag{1}$$

Considering this, a multiplication by a sequence of n 1s can be performed with a subtraction, instead of a series of n sums, one for each 1 in the sequence. See (2)

$$a \times 1111 = a \times (10000 - 1) = a \times 10000 - a \tag{2}$$

To illustrate the algorithm, we consider a and x the multiplicand and multiplier, respectively, and p the result, all represented in two's complement. Both a and x are n=4-bit long, with p being 8-bit, all including the sign bit.

The algorithm goes through each bit in the multiplier,  $x_i$ , from LSB to MSB, analyzing each bit and its adjacent  $x_{i-1}$ , where i goes from 0 to n-1. For the case of  $x_0$ ,  $x_{i-1} = 0$ . Partial sums are performed and their results stored in p, where the final result is also stored in the end. In each iteration, one of four operations is performed, depending on the pair of bits being analyzed:

- a) If  $x_i = 0$ ,  $x_{i-1} = 0$ 
  - Perform an arithmetic right shift on p.
- b) If  $x_i = 1$ ,  $x_{i-1} = 1$ 
  - Perform an arithmetic right shift on p.
- c) If  $x_i = 0$ ,  $x_{i-1} = 1$ 
  - Add a to p, in its most significant half.
  - Perform an arithmetic right shift on p.
- d) If  $x_i = 1$ ,  $x_{i-1} = 0$ 
  - Subtract a from p, in its most significant half.
  - Perform an arithmetic right shift on p.

To make operations easier, the following values are defined.

Table 1: Additional values for the procedure.

| Values                                           | Description                                                                                                                         |
|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| $egin{array}{c} ar{a} \\ A \\ ar{A} \end{array}$ | $a$ 's two's complement $\{a,0000\}$ ( $a$ concatenated with $n$ zeros) $\{\bar{a},0000\}$ ( $\bar{a}$ concatenated with $n$ zeros) |

The reason for A is to be able to add a to p in its most significant half. Likewise, the reason for  $\bar{A}$  is to subtract a from p in its most significant half, through a sum with the two's complement of a (opposite sign). Algorithm 1 shows the algorithm for the implementation.

### Algorithm 1 Booth implementation algorithm

```
1: \bar{a} \leftarrow -a
 2: A \leftarrow \{a, 0000\}
3: \bar{A} \leftarrow \{-a,0000\}
 4: p \leftarrow 0000~0000
 5: i \leftarrow 0
6: for i = 0 to n - 1 do
         switch x_i, x_{i-1} do
                                                                                                               \triangleright Analyze x_i and x_{i-1}
 8:
             case 0,0
                  p \leftarrow p >>> 1
9:
10:
             end case
             case 1, 1
11:
12:
                  p \leftarrow p >>> 1
              end case
13:
             case 0, 1
14:
15:
                  p \leftarrow p + A
                                                                                                                       ▶ Ignore overflow
                  p \leftarrow p >>> 1
16:
17:
             end case
             case 1,0
18:
                  p \leftarrow p + \bar{A}
                                                                                                                       ▶ Ignore overflow
19:
20:
                  p \leftarrow p >>> 1
21:
             end case
         end switch
22:
23: end for
```

# 3 Example

For this example, we have the following values for multiplicand a and multiplier x.

| Variable       | Binary value | Decimal value |
|----------------|--------------|---------------|
| $\overline{a}$ | 1011         | -5            |
| x              | 1010         | -6            |

From a and x, we get:

$$\bar{a} = 0101$$
 $A = 10110000$ 
 $\bar{A} = 01010000$ 

Additionally, p is initialized, p = 0000 0000.

The bits from x can now be analyzed. The following is a step by step execution of the algorithm.

At the end of the operations, we have a final value of p = 0001 1110, which is 30 in decimal notation, the correct answer for the multiplication  $-5 \times -6 = 30$ .

Figure 1 shows the result of this same operation in the ISE simulator.



Figure 1: Booth multiplier simulation.

# 4 Implementation

The algorithm was implemented in an Atlys Spartan-6 FPGA Trainer Board [2]. The 4-bit multiplier x is input using switches SW7-SW4, where SW4 is the LSB. The 4-bit multiplicand a is input using switches SW3-SW0, where SW0 is the LSB. The 8-bit product p is displayed with the LEDs LD7-LD0, where LD0 is the LSB. These specifications can be seen in the ucf implementation file.

A short video showing the multiplier functioning on the Atlys board can be seen in the link http://youtu.be/RQSdaQeM46E [3].

# References

- [1] A. D. Booth, "A signed binary multiplication technique," The Quarterly Journal of Mechanics and Applied Mathematics, vol. 4, no. 2, pp. 236–240, 1951.
- [2] Digilent. (2016) Atlys Spartan-6 FPGA Trainer Board Digilent. [Online]. Available: http://store.digilentinc.com/atlys-spartan-6-fpga-trainer-board-limited-time-see-nexys-video/