# Assignment 2: Parallel Collatz Problem

Luca Lombardo SPM Course a.a. 24/25

### 1 Sequential Baseline and Core Function

The sequential implementation serves as our reference baseline. The collatz\_steps(ull n) function ensures correctness using unsigned long long types and overflow detection. For efficiency we use bitwise operations to handle parity checks and division. A key optimization targets power-of-two inputs  $(n = 2^k)$ : rather than iteratively dividing by two k times, the function directly computes the result k using the \_\_builtin\_ctzll intrinsic (count trailing zeros), significantly accelerating these cases. This implementation processes all input ranges through find\_max\_steps\_in\_subrange.

### 2 Parallel Implementation Framework

I built parallel versions using std::thread by partitioning input ranges into smaller tasks (chunks) that worker threads execute concurrently. For thread-safe aggregation of maximum step counts for each original range, I implemented a RangeResult structure containing std::atomicvariables. Worker threads update these atomically via compare-and-swap (CAS) loops upon task completion. I chose this fine-grained approach to minimize synchronization bottlenecks during result updates. My implementations differ primarily in their task distribution (scheduling) strategy.

### 2.1 Static Scheduling Strategies

Static scheduling assigns tasks to threads deterministically before execution starts. I implemented three variants to compare their characteristics:

- **Block:** Assigns large contiguous blocks per range to each thread. It features low scheduling overhead but suffers from poor load balancing, especially for non-uniform workloads<sup>1</sup>.
- Cyclic: Assigns individual numbers round-robin. Offers fine-grained load balancing but can lead to suboptimal cache performance due to scattered memory accesses.
- **Block-Cyclic:** Divides work into blocks of a specified chunk\_size, which are then assigned cyclically using a global block index computed across all input ranges. This strategy aims to balance load better than pure Block while potentially improving cache locality compared to pure Cyclic.

Static schedulers are typically suitable for predictable, balanced workloads due to their minimal runtime overhead.

#### 2.2 Dynamic Scheduling Strategies

For workloads with variable task execution times like Collatz computation, I found dynamic scheduling strategies typically outperform static assignments. Since they let idle threads grab new tasks as they become available, they significantly improve load balancing. I explored three dynamic scheduling approaches:

1. **Centralized Task Queue:** I implemented this straightforward approach using a single shared queue (my TaskQueue class) protected by a std::mutex and a std::condition\_variable to efficiently manage thread signaling. This approach was simple to implement and provided natural load balancing since any free thread could take the next task whenever it became available. However, I quickly discovered a major limitation - the single mutex protecting the queue became a bottleneck with many threads competing for access, limiting scalability as thread count increased. Despite this limitation, I successfully implemented and benchmarked this approach as a baseline for comparison.

<sup>&</sup>lt;sup>1</sup>like Collatz where computation cost per number varies significantly.

- 2. Work-Stealing with Mutex-Based Deques: To address the scalability issues in my centralized approach, I decentralized task management by giving each thread its own deque (my WorkStealingQueue class). Threads primarily work with their local queue (using LIFO operations for better cache locality) but can "steal" tasks (using FIFO operations) from other threads when they become idle. This significantly reduced contention compared to my centralized queue implementation and scaled much better with higher thread counts. The LIFO access pattern for local work also improved cache locality for better performance.
- 3. **Lock-Free Work-Stealing:** Pushing for even better performance, I attempted using exclusively atomic operations and carefully controlled memory ordering to eliminate mutexes entirely. This approach theoretically offers the highest performance by completely avoiding lock contention, but I found it extremely difficult to implement correctly. Managing atomics and memory ordering proved challenging, especially with edge cases like concurrent operations on nearly-empty deques where multiple threads might try to take the last task simultaneously.

I spent considerable time trying to implement a lock-free work-stealing deque based on Chase-Lev principles. Despite focusing on atomic interactions and memory synchronization, my implementation was unstable - it often deadlocked or hung during testing. I noticed its behavior changed with subtle timing variations or even debugging prints, classic signs of complex race conditions. Given these challenges and the project timeframe, I made a practical decision to focus on ensuring robust implementations of the other two approaches. I fully implemented, tested and benchmarked both the Centralized Task Queue and Mutex-Based Work-Stealing approaches for this report.

## 3 Theoretical Performance Analysis

We applied the Work-Span model to estimate the inherent parallelism in the benchmark workloads. Work (W) was approximated as the total Collatz steps across all numbers, and Span (S) as the maximum steps for any single number. The theoretical Parallelism P = W/S indicates the maximum possible speedup, neglecting overheads.

| Workload Description                                   | Work (W)  | Span (S) | Parallelism (P=W/S) |
|--------------------------------------------------------|-----------|----------|---------------------|
| Medium Balanced (1-100k)                               | 10753840  | 350      | 30725.3             |
| Large Balanced (1-1M)                                  | 131434424 | 524      | 250829.0            |
| Unbalanced Mix (Small, Large, Medium)                  | 66057430  | 448      | 147450.0            |
| Many Small Uniform Ranges (500x1k)                     | 62134795  | 448      | 138694.0            |
| Ranges Around Powers of 2 (2^8 to 2^20)                | 1271514   | 363      | 3502.8              |
| Extreme Imbalance with Isolated Expensive Calculations | 1113876   | 685      | 1626.1              |

Table 1: Theoretical Work-Span Analysis Results for Benchmark Workloads.

The results in Table 1 show that theoretical Parallelism (P) varies significantly, primarily driven by the large differences in total Work (W) across workloads. Workloads processing substantially more numbers (e.g., "Large Balanced", "Unbalanced Mix") naturally have orders of magnitude more total work. Since the Span (S), determined by the single longest sequence, varies relatively little (within a factor of  $\approx 2$  in this case), the P = W/S ratio largely mirrors the scale of W.

Therefore, while workloads like "Large Balanced" show extremely high theoretical parallelism  $(P \approx 250 \, k)$ , indicating vast potential for parallel execution limited mainly by processor count, workloads like "Extreme Imbalance"  $(P \approx 1.6 \, k)$  are theoretically limited sooner, not necessarily because their critical path is intrinsically problematic relative to the type of work, but because the total amount of work (W) is much smaller compared to their Span (S). This suggests that achieving high speedups on smaller workloads might be challenging even theoretically, before considering practical overheads. This idealized analysis provides context for evaluating experimental speedups.

## 4 Experimental Performance Analysis

The parallel implementations were benchmarked on a machine equipped with two Intel(R) Xeon(R) Gold 5318Y CPUs. Each CPU has 24 physical cores supporting Hyper-Threading, providing 48 logical threads per socket, for a system total of 48 physical cores and 96 logical threads. This dual-socket configuration presents a Non-Uniform Memory Access (NUMA) architecture, where memory access latency differs depending on whether a thread accesses memory local to its

own CPU socket or remote memory attached to the other socket. The system runs Ubuntu 22.04 (Linux kernel 5.15.0-119-generic) and is equipped with 1TB of RAM distributed across the sockets. All code was compiled using GCC 11.4.0 with options -std=c++17 -03 -pthread. Execution times reported are the median of 10 samples, each consisting of 50 iterations, to mitigate measurement noise. Strong speedup is calculated relative to the optimized sequential baseline for each workload. Tests varied thread counts up to 96 and chunk sizes from 16 to 1024.

### 4.1 Static vs. Dynamic Scheduling Speedup

The performance comparison between static and dynamic schedulers highlights the importance of workload characteristics and the underlying hardware architecture. Figure 1 presents the speedup achieved on four representative workloads, utilizing the empirically determined optimal chunk size for chunk-dependent schedulers (Dynamic, Static Block-Cyclic) for each specific workload.



Figure 1: Speedup vs. Threads for selected workloads (Schedulers use optimal chunk size per workload). Note varying y-axis scales and performance beyond 48 threads.

For reasonably balanced or mixed workloads (Fig 1a, 1c, 1d), the dynamic work-stealing scheduler generally achieves the highest peak speedup, often slightly exceeding Static Block-Cyclic when optimally tuned. Both scale well up to roughly the capacity of one CPU socket (48 threads).

However, the "Extreme Imbalance" workload (Fig 1b) reveals a striking inversion. The dynamic work-stealing scheduler, expected to excel with imbalance, performs significantly worse than static schedulers (especially Static Block-Cyclic and Cyclic) beyond approximately 16 threads. This suggests that its overhead becomes detrimental when managing tasks with extreme duration variance (with many tasks being near-instantaneous while a few are very long). One potential cause is the high relative overhead, where the cost of lock-free deque operations, such as atomic operations and the maintenance of cache coherence, dominates the execution time for these numerous trivial tasks. Additionally, rapid idling of many threads may lead to concentrated contention or wasted effort when stealing very small tasks. In contrast, static methods,

despite their load imbalance, benefit from minimal runtime overhead, which proves advantageous in this specifically highly skewed scenario.

A key observation across all workloads is performance degradation beyond 48 threads (Fig 1a). This reflects the system's dual-socket NUMA architecture: when execution spans both sockets, cross-socket communication for shared data structures and cache coherence incurs significant latency. The implemented schedulers are NUMA-unaware, limiting their scalability across multiple sockets.

#### 4.2 Impact of Chunk Size

The chunk size parameter is crucial for tuning performance, mediating the trade-off between scheduling overhead (favoring larger chunks) and load balancing granularity (favoring smaller chunks). Figure 2 compares the speedup achieved by the Dynamic (Work-Stealing) and Static Block-Cyclic schedulers across various chunk sizes for both the "Large Balanced" and "Extreme Imbalance" workloads.



Figure 2: Impact of Chunk Size on Scheduler Speedup vs. Threads for selected workloads.

A notable observation is the difference in sensitivity to chunk size. Static Block-Cyclic (Figures 2c, 2d) appears relatively robust, showing similar performance across a wider range of medium-to-large chunk sizes once sufficient threads are active. This is likely because its overhead is primarily fixed per block assignment, regardless of the stealing activity. In contrast, the Dynamic scheduler (Figures 2a, 2b) displays stronger workload-dependent sensitivity. For the "Large Balanced" workload, larger chunks (512-1024) perform best, likely minimizing the overhead of deque operations (pushes, pops, steals) when load balancing is less critical. Conversely, for the "Extreme Imbalance" workload, these same large chunks yield poor results; smaller chunks (e.g., 64-256) become necessary, despite their higher overhead, to provide the granularity needed for work-stealing to effectively distribute the highly variable task durations. This highlights that dynamic scheduling requires more careful tuning of task granularity based on workload characteristics to maximize its benefits.

### 4.3 Performance Heatmaps

Heatmaps visualize performance across the thread/chunk size space, confirming the optimal regions. Figures 3 and 4 show these patterns for balanced and imbalanced workloads respectively.



Figure 3: Speedup Heatmaps for Balanced Workload (Chunk Size vs. Number of Threads).



Figure 4: Speedup Heatmaps for Imbalanced Workload (Chunk Size vs. Number of Threads).

For the balanced workload (Figure 3), optimal performance (brightest regions) spans a relatively broad area of medium-

to-large chunks and moderate thread counts ( $\approx$ 30-60) for both schedulers, confirming the observations from the line plots. For the extreme imbalance case (Figure 4), the optimal performance region is significantly narrower, concentrated at lower thread counts and smaller intermediate chunk sizes (around 64-256).