# Simple Design and Testing Description

## XGE-PTPv2 Prototype Validation Platform

The XGE-PTPv2 prototype validation platform is an Electronic System Level (ESL) prototype validation platform independently developed by the author using SystemC TLM. It allows for hardware-software co-design and early development testing of related software and algorithms.

The top-level module (testbench) of the prototype platform is located in the xge-ptpv2/esl/sc directory, specifically in the C++ files testbench.h/.cpp.

The top-level module testbench instantiates one ptp\_instance module (for loop back testing) or two ptp\_instance modules (for PTPv2 Protocol testing).

The ptp\_instance is equivalent to a SoC (System on Chip) containing PTP hardware engine functionality. Its sub-modules m\_initiator\_top and m\_target\_top are connected via an abstract bus m\_bus. For specific implementation details, refer to the C++ files ptp\_instance.h/cpp in the xge-ptpv2/esl/sc directory.

The m\_initiator\_top module includes the sub-module m\_controller, which can be considered a simple abstraction of a CPU running an operating system. For more details, refer to the C++ files controller.h/.cpp in the xge-ptpv2/esl/sc directory.

PTPv2 application software, including loop back testing and Protocol and algorithm testing, runs on the m\_controller. The functions declared in the controller's constructor using the SC\_THREAD macro can be regarded as threads running in the operating system.

The controller\_thread is the main program's thread, while the isr\_thread is the interrupt service routine.

Readers interested in using a RISC instruction set simulator in place of the controller to better reflect real-world scenarios are encouraged to do so.

#### **Software Design Description**

Software code intended to run on the CPU is located in the xge-ptpv2/esl/sw directory. If readers are only interested in the PTPv2 software design or are not familiar with hardware description languages like SystemC/Verilog, reading the C++ source files in the sw directory along with controller.h/.cpp should suffice.

The design of the protocol software and clock servo algorithm referenced the following open-source project:

https://sourceforge.net/projects/ptpd/

The XGE-PTPv2 project has made significant modifications to the above open-source software, such as object-oriented transformation using the C++ language, deletion of irrelevant code, and adjustment of the software to accommodate the XGE-PTPv2 hardware interface.

## **Compilation and Simulation Execution**

The design and testing are based on the Linux operating system and require the installation of Verilator, SystemC, and CMake. CMake can be installed directly using the Linux package management tool. For specific installation methods of Verilator and SystemC, refer to their official websites or the developer's public account articles.

To run the simulation, follow these steps: cd /path/to/solution rm -rf build && mkdir build && cd build cmake .. make ../ptpv2\_tlm

If debugging is required, including setting breakpoints and single-step execution, install Visual Studio Code and open the ESL project directory xge-ptpv2/esl.

### **Software Testing Description**

Figure 1 shows the interface after launching the ./ptpv2\_tlm program.

```
@CentOS8- buildls ./ptpv2 tlm
           SystemC 2.3.3-Accellera --- Jan 13 2023 21:07:32 Copyright (c) 1996-2018 by all Contributors,
           ALL RIGHTS RESERVED
Select the Application
  : Loop Back Test for Local Device
: PTPv2 Protocol Test
Please Input the Selection: 1
                       Clock ID: 1
                 #### PTPv2 Protocol Test Start! ####
                       Clock ID: 2
                 #### PTPv2 Protocol Test Start! ####
      Clock ID: 2
                          (ptpd info)
                                                 Clock ID: 1
08:00:00.000000
                                                                            (ptpd info)
                                                                                                   08:00:00.000000 (
     Clock ID: 2
Clock ID: 1
Clock ID: 2
                          (ptpd info)
                          (ptpd info) 08:00:00.000000
(ptpd debug1) 08:00:00.000000
(ptpd debug1) 08:00:00.000000
                                                                                     Starting ptpd2 daemon with parameters: p
Starting ptpd2 daemon with parameters: p
allocated 1608 bytes for protocol engine data
                                                                                                                                                       ptpv2d -e -z
                                                                                                                                                       ptpv2d -e -z
```

Figure 1

Selecting 0 and pressing Enter initiates the Loop Back Test, while selecting 1 initiates the PTPv2 Protocol Test.

The Loop Back Test is relatively simple. It involves sending a frame and receiving it via loop back to test the setting and reading of control registers, checking whether the status registers correctly reflect the hardware status, and verifying the generation of interrupts. Further details are omitted here.

The PTPv2 Protocol Test is used to verify the correct execution of the protocol software and the corresponding Clock Servo algorithm on the XGE-PTPv2 hardware.

Entry function: ptpd::exec()

Execution function: protocol::protocolExec(RunTimeOpts \*rtOpts, PtpClock \*ptpClock)

In essence, the protocolExec function is an infinite loop-based state machine. The events driving the state machine can be attributed to various interrupt signals, with timing interrupt signals being particularly important. The interval for generating timing interrupts is set to 7.8125ms, corresponding to 128 interrupts per second, which facilitates the transmission of various messages in accordance with the PTPv2 standard. Of course, readers can use the operating system's native timer when porting the program, although it may not be as precise.

In the file xge-ptpv2/esl/sw/dep/constants\_dep.h, the macro constant PTP\_SYNCE determines whether the Protocol test is in SyncE mode or non-SyncE mode. If PTP\_SYNCE is set to 1, it is in SyncE mode; if set to 0, it is in non-SyncE mode.

In the simulation, the SyncE state refers to the scenario where the rtc\_clk/tx\_clk clock frequencies of the two ptp\_instance modules are the same, and the values of INITIAL\_TICK and LP\_INITIAL\_TICK are also identical.

In the non-SyncE state, theoretically, there should be a difference in clock frequencies. However, due to Verilator's simulation time precision being approximately 100ps, a 100PPM frequency difference is nearly indistinguishable in the simulation. Therefore, we achieve an

equivalent frequency difference by setting LP\_INITIAL\_TICK to a value different from INITIAL TICK.

Figure 2 shows the results of the PTPv2 Protocol Test in SyncE mode with PTP\_SYNCE set to 1.

```
Message Sync :
Integer 48 :
      Clock ID: 1
Clock ID: 1
                            (ptpd debug3)
(ptpd debug3)
                                                     12:46:17.150006
12:46:17.150006
                                                                                (slv)
                                                                                           LSB : 1687236377
MSB : 0
                            (ptpd debug3)
(ptpd debug3)
                                                                                (slv)
(slv)
      Clock ID:
                                                     12 - 46 - 17 150006
      Clock ID:
                                                                                           nanoseconds 150001305
      Clock ID:
                             (ptpd debug3)
                                                     12:46:17.150006
                                                                                (slv)
      Clock ID:
Clock ID:
                                                     12:46:17.150006
12:46:17.150006
                             (ptpd debug3)
                                                                                           seconds : 0
                            (ptpd debug3)
                                                                                (slv)
      Clock ID:
Clock ID:
                            (ptpd debug3)
(ptpd debug3)
                                                     12:46:17.150007
12:46:17.150007
                                                                                (slv)
(slv)
                                                                                           nanoseconds 0 ==> updateOffset
                            (ptpd debug3)
(ptpd debug3)
                                                                                           offset filter 0
      Clock ID:
                                                     12:46:17.150007
                                                                                (slv)
      Clock ID:
                                                     12:46:17.150007
                                                                                            ==> updateClock
                                                                                                  Observed drift with AI component: 0
After PI: Adj: 0 Drift: 0 OFM 0
adjTickRate2: call adjTickRate to 0.000000 PPM
      Clock ID:
                            (ptpd debug1)
                                                     12:46:17.150007
                                                                                (slv)
      Clock ID:
Clock ID:
                            (ptpd debug1)
(ptpd debug2)
                                                     12:46:17.150007
12:46:17.150008
                                                                                (slv)
  Clock ID: 1 (p
-Offset Correction-
                            (ptpd debug3)
                                                     12:46:17.150008
  Clock ID: 1 (ptpd debug3)
Clock ID: 1 (ptpd debug3)
-Offset and Delay filtered--
                                                     12:46:17.150008
12:46:17.150008
                                                                                                                                                                  140ns
                                                                                           Raw offset from master:
                                                     12:46:17.150008
12:46:17.150008
12:46:17.150009
                                                                                                                                                                          140ns
      Clock ID: 1
Clock ID: 1
                            (ptpd debug3)
(ptpd debug3)
                                                                                           one-way delay averaged (P2P): offset from master:
                                                                                                                                                          05
                                                                                                                                                                     0ns
                                                                                (slv)
                                                                                           observed drift:
                            (ptpd debug3)
(ptpd debug3)
                                                                                                                                                  0.000000 PPM
      Clock ID: 1
                                                                                (slv)
      Clock ID: 1
                                                     12:46:17.150009
                                                                               (slv)
                                                                                           activity
 Simulation: 500 milliseconds elapsed!
PTP Slave, Clock ID 1, reach synchronized convergence state, Stop!
Info: /OSCI/SystemC: Simulation stopped by user.
```

Figure 2

In the SyncE state, the simulation results indicate that the Protocol and Clock Servo algorithm can synchronize the PTP Slave and PTP Master in less than 1 second with very high precision. The offsetFromMaster is around 0 ns, and the observed frequency difference is 0.0 PPM. On the author's computer, the entire simulation from start to finish took approximately twenty minutes.

Figure 3 shows the results of the PTPv2 Protocol Test in non-SyncE mode with PTP\_SYNCE set to 0, where a Master-Slave frequency difference of 10.0 PPM is configured.

```
Clock ID: 1
Clock ID: 1
Clock ID: 1
Clock ID: 1
                        (ptpd debug3)
                                              14:05:11.840005
                                                                                Sync message received :
                                                                               Message Sync :
Integer 48 :
                        (ptpd debug3)
                                              14:05:11.840005
                                                                      (slv)
                        (ptpd debug3)
                                              14:05:11.840005
                                                                               LSB : 1687241111
MSB : 0
                                              14:05:11.840006
                        (ptpd debug3)
                                                                      (slv)
    Clock ID:
Clock ID:
                        (ptpd debug3)
(ptpd debug3)
                                              14:05:11.840006
14:05:11.840006
                                                                               nanoseconds 840001216
                                                                      (slv)
    Clock ID:
Clock ID:
                        (ptpd debug3)
(ptpd debug3)
                                              14:05:11.840006
14:05:11.840006
                                                                      (slv)
(slv)
                        (ptpd debug3)
(ptpd debug3)
                                                                               nanoseconds 0
==> updateOffset
    Clock ID:
                                              14:05:11.840006
                                                                      (slv)
    Clock
                                              14:05:11.840006
    Clock ID:
                        (ptpd debug3)
                                              14:05:11.840007
                                                                      (slv)
                                                                               offset filter -24
    Clock
            ID:
                        (ptpd debug3)
                                              14:05:11.840007
                                                                                 ==> updateClock
                                                                                      Observed_drift with AI component: -4311
After PI: Adj: -4319 Drift: -4311 OFM -24
adjTickRate2: call adjTickRate to 10.055955 PPM
    Clock ID:
                                                                      (slv)
                        (ptpd debug1)
                                              14:05:11.840007
    Clock ID:
Clock ID:
                        (ptpd debug1)
(ptpd debug2)
                                              14:05:11.840007
14:05:11.840007
                                                                      (slv)
                                                                      (slv)
 Clock ID: 1 (p
Offset Correction-
                        (ptpd debug3)
                                              14:05:11.840007
    Clock ID: 1
Clock ID: 1
                        (ptpd debug3)
(ptpd debug3)
                                              14:05:11.840008
                                                                      (slv)
                                                                               Raw offset from master:
                                                                                                                                              -25ns
                                              14:05:11.840008
--Offset and Delay filtered--
                                                                               one-way delay averaged (P2P): offset from master:
    Clock ID: 1
Clock ID: 1
                        (ptpd debug3)
                                              14:05:11.840008
                                                                                                                                                      120ns
                        (ptpd debug3)
                                                                                                                                               -24ns
                                              14:05:11.840008
                                                                      (slv)
    Clock ID: 1
                        (ptpd debug3)
                                              14:05:11.840008
                                                                               observed drift:
                                                                                                                 -4311,
                                                                                                                                 -10.037329 PPM
     Clock ID:
                         (ptpd debug3)
                                              14:05:11.840008
                                                                      (slv)
                                                                               activity
PTP Slave, Clock ID 1, reach synchronized convergence state,
```

Info: /OSCI/SystemC: Simulation stopped by user.

Figure 3

In the non-SyncE state, the simulation results indicate that the Protocol and Clock Servo algorithm require over 15 seconds to synchronize the PTP Slave and PTP Master. The offsetFromMaster is around 20 ns, and the observed Slave-Master frequency difference is approximately -10.03 PPM. Both the convergence speed and synchronization precision are inferior to those in the SyncE state.

On the author's computer, the entire non-SyncE PTPv2 Protocol and algorithm simulation took over six hours to complete. Running such simulations requires patience.