

# IBM CAPI SNAP framework

## Version 1.1

## Quick Start Guide on a General environment.

The Quick Start Guide describes how to log to SuperVessel and use SNAP environment.

#### **Product Overview**

The CAPI SNAP Framework is an open source enablement environment developed by members of the <a href="OpenPOWER Accelerator Work Group">OpenPOWER Accelerator Work Group</a>. SNAP, which is an acronym for Storage, Network, Analytics and Programming, indicates the dual thrusts of the framework:

- Enabling application programmers to embrace FPGA acceleration and all of CAPI's technology benefits.
- Placing the accelerated compute engines, or FPGA "actions", closer to the data to provide higher performance

SNAP hides the complexity of porting an function/action to an external card. By integrating together the following 4 components, you will get the best you can to port and offload or even accelerate your code.



Once called by your main software application, the function running in FPGA hardware is able to access by itself not only to all hardware present on the FPGA card, but also to the main host memory using the same address space as any other cores. Only a set of parameters including input and output memory addresses is exchanged between application and hardware function.

This document will successfully go through the following items:

- General documentation to understand SNAP and the hls\_helloworld example
- Process to install tools and set your environement.
- Configure SNAP for the card and the action
- Go through the 3 steps of the SNAP flow:
  - 1) application + CPU executed action, application
  - 2) modelisation of the FPGA executed action,
  - 3) application + FPGA executed action



### Contents

| Product Overview  Contents |                                                                                    | 1  |
|----------------------------|------------------------------------------------------------------------------------|----|
|                            |                                                                                    | 2  |
| 1.                         | Access the software and documentation                                              | 3  |
| 2.                         | Supported development and deployment environment                                   | 3  |
| 3.                         | Setup your environment on your x86 development server                              | 3  |
| 4.                         | Setup your environment on your Power8/9 deployment server                          | 4  |
| 5.                         | Choose the card that will fit your requirements                                    | 5  |
| 6.                         | Understand how data are exchanged with FPGA                                        | 5  |
| 7.                         | Understand the HLS helloworld example                                              | 6  |
| 8.                         | Preliminary Step: configure SNAP environment                                       | 7  |
| 9.                         | Step 1: Run your application with your CPU-executable action                       | 9  |
| 10.                        | Step 2: run your application with a simulated model of your FPGA-executable action | 11 |
| 11.                        | Step 3: Run your application with your FPGA-excutable action                       | 13 |
| 12.                        | Conclusion                                                                         | 16 |



#### 1. Access the software and documentation

The SNAP framework can be downloaded from github at: <a href="https://github.com/open-power/snap">https://github.com/open-power/snap</a>.

Follow the instructions in <a href="https://github.com/open-power/snap/blob/master/README.md#dependencies">https://github.com/open-power/snap/blob/master/README.md#dependencies</a> to find all you need to run the whole flow. This means downloading:

- the libraries (libcxl),
- the hardware component for the card you intend to use (**P**rocessor **S**ervice **L**ayer checkpoint file "b\_route\_design.dcp" for Power8 cards, or CAPI\_BSP Board Support Package for Power9 cards),
- the simulation model (PSLSE: PSL **S**imulation **E**ngine) and tools to synthesize your design (Xilinx Vivado with the Ultrascale family chips)
- and the scripts to configure your FPGA with the binary file you created (capi-utils) on your deployment Power CPU system.

We will go through these different steps later in section 3

All education documentation can also be found at: <a href="https://developer.ibm.com/linuxonpower/capi/snap/">https://developer.ibm.com/linuxonpower/capi/snap/</a> or direct link <a href="https://ibm.biz/powercapi-snap">https://ibm.biz/powercapi-snap</a>

#### 2. Supported development and deployment environment

Development and deployment environments are described with examples at : <a href="https://github.com/open-power/snap/tree/master/doc/README.md">https://github.com/open-power/snap/tree/master/doc/README.md</a>

This documentation provides hardware examples as well as minimum software required configurations.

#### 3. Setup your environment on your x86 development server

<u>Important:</u> We will call **~snap and ~pslse** the directories in which you have installed snap, and pslse. Please adapt your paths accordingly. Having them in the same directory may be simpler for user.

- 1) Clone the snap github and then the pslse and prepare libraries.
  - git clone <a href="https://github.com/open-power/snap.git">https://github.com/open-power/snap.git</a>
- 2) Follow instructions on <a href="https://github.com/open-power/snap/blob/master/README.md#dependencies">https://github.com/open-power/snap/blob/master/README.md#dependencies</a> to have <a href="your x86 development">your x86 development</a> environment installed
  - a. No need to install "libcxl" as this library is already included in the "pslse". However this will be required in Power8/9 environment, as we use the actual PSL.
  - b. Either the PSL Checkpoint Files ("b\_route\_design.dcp") for the CAPI1.0 SNAP Design Kit
  - c. Or the BSP zipped files for CAPI2.0 cards (with Power9)
  - d. Install Xilinx Vivado with latest supported version and associated FPGA family
  - e. Kconfig should be installed automatically (ncurses library may be needed)
  - f. Do not install capi\_utils. This is only for Power8/9 environment.
  - g. Download PSLSE



- 3) Follow instructions on <a href="https://github.com/open-power/snap/tree/master/hardware/README.md">https://github.com/open-power/snap/tree/master/hardware/README.md</a> to set your hardware-specific variables
  - a. This will set Xilinx variables
  - b. In your snap directory, create the file snap\_env.sh

#### gedit snap\_env.sh

In the environment file we need to provide the paths for :

- the pslse dir
- the dcp containing the PSL used in Power8 environment
- eventually the directory containing the BSP files containing the PSL used in Power9 environment, but unless otherwise mentioned, there is a default location: <a href="https://marchae.com/hardware/capi2-bsp/psl">hardware/capi2-bsp/psl</a> where the BSP zipped should be placed.

```
export PSLSE_ROOT=~pslse
export PSL_DCP=~path_to_CAPI_PSL_Checkpoints/ADKU3_Checkpoint/b_route_design.dcp
echo "export PSL9_IP_CORE= <for CAPI2.0 cards: path to ibm.com_CAPI_PSL9_WRAP2.00.zip
file>" >> $snap_env_sh
```

and save and close the file.

If you intend to use the N250S card on Power8, just adapt your path accordingly

```
export PSL_DCP=~path_to_CAPI_PSL_Checkpoints/N250S_Checkpoint/b_route_design.dcp
```

**NOTE**: you can also type the following commands to create the file :

```
echo "export PSLSE_ROOT=~pslse" > snap_env.sh
echo "export PSL_DCP=~path_to_CAPI_PSL_Checkpoints/ADKU3_Checkpoint/b_route_design.dcp" >>
snap_env.sh
```

**NOTE**: you can also use \${FPGACARD} SNAP variable to parametrize your path if you use several cards in the same P8 system (for P9 only one zip file containing the BSP is required):

echo "export PSL\_DCP=~path\_to\_CAPI\_PSL\_Checkpoints/\\${FPGACARD}\_Checkpoint/b\_route\_design.dcp" >> snap\_env.sh

4) Follow instructions on <a href="https://github.com/open-power/snap/blob/master/hardware/sim/README.md">https://github.com/open-power/snap/blob/master/hardware/sim/README.md</a> to set your simulation-specific variables. Vivado xsim is the default simulator and nothing needs to be set to have it run.

#### 4. Setup your environment on your Power8/9 deployment server

1) Clone the snap github

#### git clone <u>https://github.com/open-power/snap.git</u>

- 2) Following instructions on <a href="https://github.com/open-power/snap#dependencies">https://github.com/open-power/snap#dependencies</a> you should have installed on <a href="your Power8/9 deployment environment">your Power8/9 deployment environment</a>.
  - a. libcxl installation  $\rightarrow$  (for ubuntu) sudo apt-get install libcxl-dev
  - b. Image loader → see https://github.com/ibm-capi/capi-utils

Your 2 environments are now fully prepared for SNAP.



#### 5. Choose the card that will fit your requirements

The choice of the card obviously depends on your needs and availability. For already supported cards direct SNAP usage is possible. If a new card is considered, if it is using the same FPGA part as a supported one, most of the PSL attachment work can be reused.

Different cards offer different features: communication (Ethernet at different speed), on board memory (DDR3, DDR4, QDR, ...) NVMe attachment capability, etc.... As SNAP is open source software, everyone can use or contribute to the ecosystem.

#### 6. Understand how data are exchanged with FPGA

SNAP has been designed such a way that you can move data from a **Source** to a **Destination** without knowing the specific protocol to access the different memories. In the application, the coder decides where the data are located. These data locations can be either in the Host server memory, as well as on the card memory, or even outside the server and the card on an external storage accessed directly by the FPGA card.

The **data transfer is not handled by the host processor**, we just need to communicate the data source or destination address and size and the FPGA will handle it.

<u>Important:</u> We will call "application" the code executed on the server which calls the "action" containing the function to off-load and/or accelerate. This action can be "software" or "hardware" whether it is coded to be executed on CPU or FPGA.





#### 7. Understand the HLS helloworld example

Let's consider a simple example of a C code **changing the case of a text** read from a file and writing back the result into another file.

Once typed a text in a file t1, the user calls the program with path of input and output files as arguments. The different steps (red flow) are then typically:

- 1) Text is read and stored in the server's memory (source).
- 2) CPU processes the text and writes back the result to the server memory (destination).
- 3) Text modified is then written from memory to disk.

Let's now consider that we decide to "export" this "changing case processing" from the server processor to an external FPGA card. To keep that simple, we need to implement this switch so that the program call remains with no great changes (blue flow). To be able to differentiate which of these 2 paths we are using, we will use a lower case algorithm in the "software" action, so called because it runs on the CPU, and we will use a upper case algorithm in the "hardware" action so called because it will run on the FPGA.



Through this simple example, we will discover some of the advantages and strength of SNAP tools to help exporting the previously CPU executed task.



#### 8. Preliminary Step: configure SNAP environment

You now need to configure SNAP for the card and the action you will want to use.

For a first test, from snap directory, type make snap\_config.

- ➡ Menu uses simple kconfig opensource tool. Thus menus might change depending on the preselection we apply, it is not always possible to go back and forth without artefacts. For example selecting N250S/hls\_nvme\_memcopy/cloud mode will enforce nosim mode. the make model will then inform you it can build a model in "nosim" mode. Come back and select "xsim".
- ⇒ Do hesitate to use context helps.

This opens a menu window as the following one. Let's select the Card Type **ADKU3** and the Action Type **HLS helloworld** with the default vivado **xsim** simulator.

⇒ Use "space bar" or "return" to select depending if a submenu is present or not.



Then select **<Exit>** and **<Yes>** to save the configuration





If everything is set ok, then you should have displayed the SNAP ENVIRONMENT SETUP summary and the content of snap\_env.sh which is the configuration file that we have prepared earlier.

You may get some warnings if one of the 3 variables of this snap\_env.sh is not set appropriately. It is recommended to correct it before going further.

```
Content of snap envish

caport PSL DCP-/

supert PSLS ROOT-/

supert PSLS ROOT-/

supert ACTION NOOT-$50AMP_BOOT)/actions/bls_bellowerld

supe
```

In this example, you typically selected the N250S card with the path PSL\_DCP set to ADKU3!

- ⇒ The selected hls\_helloworld example appears as a new variable in snap\_env.sh, as it will define the directory used for simulation and hardware tests.
- ⇒ Should you need to change anything in the configuration, you would need to make clean\_config in the snap directory to reset those variables. (then copy again the snap\_env.sh reference from your home dir to your snap dir)
- ⇒ SNAP contains several examples which can be used as references in the same manner.
- ⇒ We are now using Vivado 2018.1 version



#### 9. Step 1: Run your application with your CPU-executable action

As we use dynamic libraries, we need to prepare our environment, this is easy to do while preparing the software tools:



All the code for the hls\_helloworld example can be found in ~snap/actions/hls\_helloworld

Let's start with the **application** running with the **CPU-executable action**. Let's look to the files located in **sw** sub-directory: cd ~snap/actions/hls helloworld/sw

You will find 2 C code files: **snap\_helloworld.c** which is what we call the application which will be always run on the CPU (Power or x86) and **action\_lowercase.c** which is the "software" action.

Let's first compile the code executing the command make
 The first time you'll get

```
tdclv814 su$ make

[CC] action_lowercase.c

[CC] snap.c

[CC] snap.c

[LD] _libsnap.c

[AR] libsnap.a

[CC] libsnap.sc.0.1.2-1.3.2-9-g48ca

[CC] snap.helloworld.c

[CC] snap.helloworld.c
```

If you already made the file, you'll will only get:

- ⇒ Note that a "make apps" from the snap dir will create all demo applications (here we just want to show you just the necessary files)
- 2) Create a text file (if not done previously) to be processed by the FPGA. Use a mix of lower and upper case to see the difference when using both actions. Remember "hardware" action will change all characters in Upper case and the "software" action which will change all characters in Lower case.

echo " Hello World. I hope you enjoy this wonderful experience using SNAP." > /tmp/t1



3) Run the application SNAP\_CONFIG=CPU ./snap\_helloworld -i /tmp/t1 -o /tmp/t2

```
ndctv0lE sw$ SNAP CDMFIG=CPU _/snap helloworld <1 /tmp/t1 >0 /tmp/t2 /cedding.ioput data 08 bytes from /tmp/t1 /tmp/t1 >0 /tmp/t2 /tmp/t1 /tmp/t2 /tmp
```

#### Display the 2 files:

```
hdclv018 sw$ cat /tmp/t1
Hello World. I hope you enjoy this wonderful experience using SNAP.
hdclv018 sw$ cat /tmp/t2
hello world. i hope you enjoy this wonderful experience using snap.
hdclv018 sw$
```

Displaying the 2 files confirms that the "lower case" processing has been correctly done – using the "software" action code.

You can try the Debug option to see MMIO exchanges between application and action typing:

SNAP\_TRACE=0xF SNAP\_CONFIG=CPU ./snap\_helloworld -i /tmp/t1 -o /tmp/t2



#### 10. Step 2: run your application with a simulated model of your FPGA-executable action

Now that we have checked that the application works ok with the "software" action, let's use the "hardware" action. We'll keep using the **snap\_helloworld** application located in **hls\_helloworld/sw**, but will now use the "hardware" action located in **hls\_helloworld/hw**.

Optional: This "hardware" action can compiled alone:

- from cd  $\sim$ /snap/actions/hls\_helloworld/hw , and type make or compiled with the whole SNAP design:
- from cd ~/snap, and type make apps

This compilation is optional since included in the following commands of the flow:

Let's first build the model of the code so that you can run your application with a simulated model of your FPGA executable code.

1) From the snap directory cd ~snap , type make model



- 2) If the build is successful, then go into ~snap/hardware/sim typing cd hardware/sim and start the simulator typing ./run\_sim
- 3) A new window will popup.

Type in it snap\_maint -vv to execute the discovery mode. This step is mandatory in simulation simulation as well as in real hardware. It allows the SNAP logic to discover all the actions from all the cards. Should an application request an action, it will thus be assigned to the proper hardware.



```
Colored Marchael Mr. Comparison of the Marchael Mr. Colored Mr. Co
```

This shows that the action found is HLS Hello World,...as expected.

Running it a second time will confirm that this discovery step has already been done.



- 4) Then create a text file (if not done previously) to be processed by the FPGA. echo "Hello World. I hope you enjoy this wonderful experience using SNAP." > /tmp/t1
- 5) Run the application <a href="mailto:snap\_helloworld-i/tmp/t1-o/tmp/t2">snap\_helloworld-i/tmp/t1-o/tmp/t2</a> (Please note the difference compared to calling software action is: We don't use SNAP\_CONFIG environmental variable. Actually here implies the default value of SNAP\_CONFIG=FPGA)

```
hdclw018 office from /tmp/tl = 0 /tmp/tl =
```

6) Display the 2 files:

```
hdclv018 20171124_191417$ cat /tmp/t1
Hello World. I hope you enjoy this wonderful experience using SNAP.
hdclv018 20171124_191417$ cat /tmp/t2
HELLO WORLD. I HOPE YOU ENJOY THIS WONDERFUL EXPERIENCE USING SNAP.
hdclv018 20171124_191417$ ■
```

This confirms that the "upper case" processing has been correctly done – using the "hardware" code.

You can try other options before exiting

- Run the software code: SNAP\_CONFIG=CPU snap\_helloworld -i /tmp/t1 -o /tmp/t2
- Run the debug mode on FPGA code: SNAP\_TRACE=0xF snap\_helloworld -i /tmp/t1 -o /tmp/t2

You can now exit the simulator. The poped up terminal window will disappear.



#### 11. Step 3: Run your application with your FPGA-excutable action

Now that your application has been succefully executed with the simulated "hardware" action, let's generate the "image" of the code which will be put into the FPGA.

1) From the snap directory cd ~snap, type make image (this takes an hour or so)



An image has been built and can be found in ~snap/hardware/build/Images

```
hdclv018 snap$ cd hardware/build/Images/
hdclv018_Images$ ls
rw 2017_1124_1919_noSDRAM_ADKU3_28.bip fw_2017_1124_1919_noSDRAM_ADKU3_28.bit fw_2017_1124_1919_noSDRAM_ADKU3_28.prm
hdclv018 Images$ =
```

You can check subdirectories in /home/opuser/snap/hardware/build/ for more information that Vivado generates.

- 2) Copy this image located into ~snap/hardware/build/Images into the Power8/9 server on which is plugged the FPGA card
- 3) Log to your Power8/9 server
- 4) Use capi-flash-script to download the binary image into the FPGA (cf. https://github.com/ibm-capi/capi-utils)

From the directory where you copied your bin file type:

sudo capi-flash-script fw\_2017\_1124\_1919\_noSDRAM\_ADKU3\_28.bin



```
The state of the control of the cont
```

5) Clone the snap github

#### git clone https://github.com/open-power/snap.git

6) Enter directory **snap** by typing cd ~snap and compile the software and all application and action make software apps

```
Enter: hls sponge/sw
[CC] action_checksum.o
[CC] sha3.o
                                                                                                                                                                                                                                                                                                                                                                                                                                                               snap_checksum.o
snap_checksum
                                                                                                                                                            Ocdet-/smap$ make apps
                                                                                                                                                                                                                                                                                                                                          Exit: his sponge/sw
Enter: his memcopy/sw
ICCl action memcopy.o
ICCl snap memcopy.o
ICCl snap memcopy
   Enter: /home/opuser/snap/actions
                                                                [CC]
                                                                                                                        snap.e
                                                                                                                Libsnap.o
Libsnap.a
Libsnap.so.0.1.2-1.2.0
snapblock.o
Libsnapcblk.o
Libsnapcblk.o
Libsnapcblk.so.0.1.2-1.2.0
snap peek.o
Libsnapcblk.so.0.1.2-1.2.0
snap peek.o
snap poke.o
snap nume init.o
snap nume init.o
snap nume init
sw
snap poke
snap init.o
snap nume init
sw
startin intersect/sw
Enter: his nap intersect.o
ICCI snap intersect.o
I
                                                                  [LD]
                                                                                                                                      libsnap.o
                                                                  [AR]
                                                                    (LD)
                                                                    [AR]
   Creating
                                                                  snap actions.h...
[CC] force cpu.
                                                                [CC]
   Enter: hls bfs/sw
                                                                [CC]
 Exit: hls bfs/sw
Enter: hls search/sw
[CC] actio
Exit: hls_search/sw
Enter: hls_nyme_memcopy/sw
```



- 7) Execute the command source ./snap\_path.sh to add all the paths you will need to PATH variable.
- 8) Find which card are available in the Power8/9 server you are connected to:

snap find card -v -A ALL

```
zip Cards:
DKU3 card:
n acceleration card has been detected in card position 1
PSL Revision is
Device ID
                                                                : 0x0632
Sub device
Image loaded is
Next image to be loaded at next reset (load image on perst) is : user
1218 card:
250s card:
n acceleration card has been detected in card position 0
PSL Revision is
                                                                : 0x4002
Device ID
                                                                : 0x0632
Sub device
Image loaded is
Next image to be loaded at next reset (load image on perst) is : factory
```

If you have 2 cards ADKU3, then the 2 cards slots are displayed. Using C0 or C1 will help you chosing the right one.

9) Run the discovery mode to locate on which FPGA card your action has been copied to by typing: snap\_maint -vv -C0 or snap\_maint -vv -C1 depending on the slots reported previously

Only one of these commands should answer you

```
O mesnet@antipode:/home/snap$ snap_maint -vv -c0
(nain) Enter
(snap version) Enter
snaP on ADRUG Card, NVME disabled, 0 MB SRAM available.
SNAP EPGA Release: v1.2.0 Distance: 1 GT: 0x126c1722
SNAP EPGA Release: v1.2.0 Distance: 1 GT: 0x126c1722
SNAP EPGA CIR Master: 1 My ID: 0
SNAP EPGA Duild (Y/M/D): 2017/11/24 Time (M:M): 19:19
SNAP EPGA Duild (Y/M/D): 2017/11/24 Time (M:M): 19:19
SNAP EPGA Duild (X:Ms): 224 sec
(snap version) Exit
(snap m_init] Enter
[unlock action] Exit
[unlock action] Enter
Thyoke Unlock
(hls_setup] Exit
(unlock action] Exit found Action: 0x10141008
(unlock action] Exit found Action: 0x10141008

0 Max AT: 1 Found AT: 0x10141008 --> kesion Short AT: 0
0 0x10141008 0x00000021 IEM HLB Hello Warld
(snap_m_init] Exit re: 0
[usain] Exit re: 0
```

For your information the other slot will not answer:

```
mesnet@antipode:/home/snap$ snap_maint -vv -C1
[main] Enter
{main} Exit rc: 19
```

10) Create a text file to be processed by the FPGA. Use a mix of lower and upper case to see the difference when using the "hardware" action which will change all characters in Upper case and the "software" action which will change all characters in Lower case.

echo " Hello World. I hope you enjoy this wonderful experience using SNAP." > /tmp/t1

- 11) Go to the application you want to run typing cd /home/snap/actions/hls\_helloworld/sw
- 12) Run the application ./snap\_helloworld -i /tmp/t1 -o /tmp/t2 -C0 (or -C1)



```
mesnetSantipode:/home/anap/actions/his helloworld/swf ./mmap_belloworld -1 /tmp/tl -m /tmp/tl -CS reading imput data 68 bytes from /tmp/tl FRAMAMORERS:
imput: /tmp/tl cutpat: /tmp/tl cutpat:
```

#### 13) Display the 2 files:

```
mesnet@antipode:/home/snap/actions/hls_helloworld/sw$ cat /tmp/tl
Hello World. I hope you enjoy this wonderful experience using SNAP.
mesnet@antipode:/home/snap/actions/hls_helloworld/sw$ cat /tmp/t2
HELLO WORLD. I HOPE YOU ENJOY THIS WONDERFUL EXPERIENCE USING SNAP.
```

This confirms that the "upper case" processing has been correctly done – using the "hardware" action code.

You can try other options before exiting

- Run the software code: SNAP\_CONFIG=CPU snap\_helloworld -i /tmp/t1 -o /tmp/t2
- Run the debug mode on FPGA code: SNAP\_TRACE=0xF snap\_helloworld -i /tmp/t1 -o /tmp/t2

#### 12. Conclusion

So far you have been able to run a complete simple example on an FPGA through CAPI SNAP.

You have seen in detail the mecanism that allows submitting a simple task to the FPGA.

You have all the necessary files to undertand how the initially CPU executed task has been submitted to FPGA hardware.

Once this mecanism is understood, you can experiment further.

You can use some other provided examples to launch a large section of memory copy (hls\_memcopy example) from host memory to the DDR of the FPGA. Then you can make your own FPGA calculation and get the result back with a second hls\_memcopy as a last step.

It should give you a taste of the power of CAPI acceleration using POWER CAPI Technology.