# 实验报告

实验题目: 寄存器和计数器 日期: 2018 年 11 月 9 日

姓名:\_\_\_\_罗晏宸\_\_\_ 学号:\_\_PB17000297\_\_ 成绩:\_\_\_\_\_

# 实验目的:

- 1. 复习寄存器与计数器的逻辑电路基础
- 2. 了解具有附加控制信号的寄存器与计数器的行为
- 3. 设计寄存器与计数器并加以验证

# 实验内容(截图、照片与代码)

Lab6\_1\_1

仿真代码 Register\_with\_synch\_reset\_load\_behavior\_tb.v

```
`timescale 1ns / 1ps
module Register_with_synch_reset_load_behavior_tb(
   );
   reg [3:0] D;
   reg reset, load;
   wire [3:0] Q;
   wire Clk;
   Register_with_synch_reset_load_behavior
DUT(.D(D),.Clk(Clk),.reset(reset),.load(load),.Q(Q));
   GenerateClock Clock (Clk);
   initial
   begin
        load = 0; reset = 0; D = 4'b0000;
        #20 D = 4'b0101;
        #40 load = 1;
        #20 load = 0; D = 4'b1001;
        #40 load = 1;
        #20 load = 0;
        #15 reset = 1;
        #40 load = 1;
        #20 load = 0;
        #25 \text{ reset} = 0;
        #40 load = 1;
   end
endmodule
```



"照片 1-lab6\_1\_1 下载"的说明:本工程使用行为级建模设计了一个包含同步的重置和载入信号的 4 位寄存器,图中开关 switch[0], switch[2], switch[5]与 switch[15]拨至开,其余开关拨至关; led[0]与 led[2]亮,其余 LED 灯均灭,图片表示的是向寄存器中置数(0101) $_{\rm B}$ 的过程

```
`timescale 1ns / 1ps
module Counter_8bits(input Enable, input Clock, input Clear_n, output
[7:0] Q);
   wire [7:0] temp;
   assign temp[0] = Enable;
   T ff enable behavior TFF0 (Clock, Clear_n, temp[0], Q[0]);
   assign temp[1] = Q[0] & temp[0];
   T_ff_enable_behavior TFF1 (Clock, Clear_n, temp[1], Q[1]);
   assign temp[2] = Q[1] & temp[1];
   T_ff_enable_behavior TFF2 (Clock, Clear_n, temp[2], Q[2]);
   assign temp[3] = Q[2] & temp[2];
   T_ff_enable_behavior TFF3 (Clock, Clear_n, temp[3], Q[3]);
   assign temp[4] = Q[3] \& temp[3];
   T_ff_enable_behavior TFF4 (Clock, Clear_n, temp[4], Q[4]);
   assign temp[5] = Q[4] \& temp[4];
   T_ff_enable_behavior TFF5 (Clock, Clear_n, temp[5], Q[5]);
   assign temp[6] = Q[5] & temp[5];
   T_ff_enable_behavior TFF6 (Clock, Clear_n, temp[6], Q[6]);
   assign temp[7] = Q[6] \& temp[6];
   T_ff_enable_behavior TFF7 (Clock, Clear_n, temp[7], Q[7]);
endmodule
```

#### 代码 T\_ff\_enable\_behavior.v

```
`timescale 1ns / 1ps
module T_ff_enable_behavior(input Clk, input reset_n, input T, output
Q);
    wire D;

D_ff_negedge_behavior DFF (D,reset_n,Clk,Q);

assign D = (T & ~Q) | (~T & Q);
endmodule
```

### 代码 D\_ff\_negedge\_behavior.v

```
`timescale 1ns / 1ps
module Counter_8bits_tb();
    wire Clock;
    wire [7:0] Q;
    reg Enable, Clear_n;
    GenerateClock CLOCK (.Clk(Clock));
    Counter_8bits DUT
(.Enable(Enable), .Clock(Clock), .Clear_n(Clear_n), .Q(Q));
    initial
    begin
        Enable = 0; Clear_n = 0;
        #20 Enable = 1;
        #20 Clear_n = 1;
        #80 Enable = 0;
        #80 Enable = 1;
    end
endmodule
```

## 仿真代码 GenerateClock.v



截图 2-lab6\_2\_2 仿真



照片 2-lab6\_2\_2 下载

"照片 2-lab6\_2\_2 下载"的说明:本工程使用行为级建模设计了一个基于 D 触发器构建 T 触发器的 8 位计数器,图中开关 switch[0], switch[1]拨至开,其余开关拨至关; led[0]与 led[2] 亮,其余 LED 灯均灭,图片表示的是计数到(00000101)。的过程

代码 Reduce\_Counter\_4bits.v

```
`timescale 1ns / 1ps
module Reduce_Counter_4bits(input Clock, input Enable, input Clear,
input Load, output [3:0] Q);
   reg [3:0] count;
   wire cnt_done;
   assign cnt_done = ~| count;
   assign Q = count;
   always @(posedge Clock)
        if (Clear)
            count <= 0;
        else
            if (Enable)
                if (Load | cnt_done)
                    count <= 4'b1010; // decimal 10</pre>
                else
                    count <= count - 1;</pre>
endmodule
```



截图 3-lab6\_2\_3 原理图

```
`timescale 1ns / 1ps
module Reduce_Counter_4bits_tb();
   wire Clk;
   wire [3:0] Q;
    reg Enable, Clear, Load;
    Reduce_Counter_4bits DUT
(.Clock(Clk), .Enable(Enable), .Clear(Clear), .Load(Load), .Q(Q));
    GenerateClock CLOCK (Clk);
    initial
    begin
        Enable = 0; Clear = 0; Load = 0;
        #20 Enable = 1;
       #20 Clear = 1;
       #20 Clear = 0;
       #20 Load = 1;
       #10 Load = 0;
       #80 Enable = 0;
        #40 Enable = 1;
    end
endmodule
```

### 仿真代码 GenerateClock.v



截图 4-lab\_2\_3 仿真