## **SMIC Process Design Kit (PDK)**

# **Release Note & Revision History**

| PDK Code     | SPDK65LLRF_121825_2TM_CDS                   |  |  |  |  |
|--------------|---------------------------------------------|--|--|--|--|
| EDA Platform | Cadence                                     |  |  |  |  |
|              | SMIC 65nm Logic Low Leakage & RF            |  |  |  |  |
| Title        | 1.2/1.8/2.5V 1P10M ~ 1P6M with 2 top metals |  |  |  |  |
|              | Cadence PDK                                 |  |  |  |  |
| PDK Revision | 0.4.1                                       |  |  |  |  |
| Release Date | 2010-03-09                                  |  |  |  |  |

| Document Level: (For Engineering & Quality Document) |                                   |                                 |  |  |  |
|------------------------------------------------------|-----------------------------------|---------------------------------|--|--|--|
| ☐ Level 1–manual                                     | ☑ Level 2–procedure/SPEC/report   | ☐ Level 3–operation instruction |  |  |  |
| Security Level:                                      |                                   |                                 |  |  |  |
| ☐ Security 1 –SMIC co                                | onfidential ☑ Security 2–SMIC res | tricted                         |  |  |  |



### **DISCLAIMER**

SMIC hereby provides the quality information to you but makes no claims, promises or guarantees about the accuracy, completeness, or adequacy of the information herein. The information contained herein is provided on an "AS IS" basis without any warranty, and SMIC assumes no obligation to provide support of any kind or otherwise maintain the information. SMIC disclaims any representation that the information does not infringe any intellectual property rights or proprietary rights of any third Parties. SMIC makes no other warranty, whether express, implied or statutory as to any matter whatsoever, including but not limited to the accuracy or sufficiency of any information or the merchantability and fitness for a particular purpose. Neither SMIC nor any of its representatives shall be liable for any cause of action incurred to connect to this service.

#### STATEMENT OF USE AND CONFIDENTIALITY

The following/attached material contains confidential and proprietary information of SMIC. This material is based upon information, which SMIC considers reliable, but SMIC neither represents nor warrants that such information is accurate or complete, and it must not be relied upon as such. This information was prepared for informational purposes and is for the use by SMIC's customer only. SMIC reserves the right to make changes in the information at any time without notice. No part of this information may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any human or computer language, in any form or by any means, electronic, mechanical, magnetic, optical, chemical, manual, or otherwise, without the prior written consent of SMIC. Any unauthorized use or disclosure of this material is strictly prohibited and may be unlawful. By accepting this material, the receiving party shall be deemed to have acknowledged, accepted, and agreed to be bound by the foregoing limitations and restrictions. Thank you.



|   | RELEASE NOTE                        |                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|---|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1 | Design Platform and versions:       | Cadence DFII version 5141_USR5 or above, Virtuoso schematic editor, VirtuosoLE & VirtuosoXL, Virtuoso ADE Environment, Spectre 6.2.1, hspiceD, Assura 3.20 or above, including DRC/LVS/RCX.                                                                                                                                                                            |  |  |  |  |
| 2 | PDK Reference Manual                | <pre><pdk_install_directory>/docs/ PDK_ReferenceManual_65LLRF_121825.pdf</pdk_install_directory></pre>                                                                                                                                                                                                                                                                 |  |  |  |  |
| 3 | <b>Customization/ Special SPECs</b> | N/A                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| 4 | Known problem & solutions           | <ul> <li>(1) There may be offgrid DRC warning reported in inductor area because of the octagonal shape, user could waive it.</li> <li>(2) There may be M1.4 (min. m1 area) DRC violation in base cell layout like mosfets, diodesetc for S/D connection or pin connection, this error would disappear when designer connects this metal out in real design.</li> </ul> |  |  |  |  |
| 5 | Update design with new PDK          | Execute utility by typing "PasFlexUpdateLib" in CIW.  Please refer to PDK Reference Manual, part-19,  "Update CDFs Utility" for details.                                                                                                                                                                                                                               |  |  |  |  |



\_\_\_\_

|                  | REFEI   | RENCE    | DOCUMENTS                                          |  |  |  |  |
|------------------|---------|----------|----------------------------------------------------|--|--|--|--|
| Document NO.     | Doc Rev | tech rev | Document Title                                     |  |  |  |  |
| TD-LO65-DR-2001  | 8R      | 1.3      | 0.065um Logic 1P10M Salicide 1.0(G) or             |  |  |  |  |
| 10-2003-011-2001 | On      | 1.5      | 1.2(LL)/1.8/2.5.or 3.3V Design Rules               |  |  |  |  |
| TD-LO65-DR-2002  | 1T      | 0.2      | 65nm Logic 1P10M Salicide 1.0 (1.2 for LL) / 1.8 / |  |  |  |  |
| TD-LO05-DR-2002  |         |          | 2.5 or 3.3V DFM Rules                              |  |  |  |  |
|                  |         | 1.0      | 65nm Logic Low Leakage Salicide 1P10M (1P9M,       |  |  |  |  |
| TD-LO65-SP-2005  | 0R      |          | 1P8M, 1P7M) 1.2V/1.8V/2.5V (Overdrive to 3.3V)     |  |  |  |  |
|                  |         |          | SPICE Model(Version 1.0)                           |  |  |  |  |
| TD MMCE DM 0001  | 2R      | 1.0      | 65nm Low Leakage 1P10M (1P9M, 1P8M, 1P7M)          |  |  |  |  |
| TD-MM65-RM-2001  |         |          | salicide 1.2V/1.8V/2.5V RF SPICE Model.            |  |  |  |  |



|             | REVISION HISTORY |           |                        |                      |    |                                 |
|-------------|------------------|-----------|------------------------|----------------------|----|---------------------------------|
| Doc<br>Rev. | Date             | Developer | Reference<br>Documents | DocRev.<br>/techRev. |    | PDK Revision Hisotry            |
| 0.4.1       | 2010-03-09       | Zhiwei    | TD-LO65-DR-2001        | 8R / 1.3             | 1) | add simulation parameter        |
|             |                  | Zhao      | TD-LO65-DR-2002        | 1T / 0.2             |    | "nf" in logic mos.              |
|             |                  |           | TD-LO65-SP-2005        | 0R / 1.0             | 2) | modify maximum L and W of       |
|             |                  |           | TD-MM65-RM-2001        | 2R / 1.0             |    | rtm1, rtm1_ckt to 20um.         |
|             |                  |           |                        |                      | 3) | fix offGrid bug of rfmos.       |
|             |                  |           |                        |                      | 4) | fix CT.2b(minimum space         |
|             |                  |           |                        |                      |    | between two contacts is         |
|             |                  |           |                        |                      |    | 0.13um in case contact array    |
|             |                  |           |                        |                      |    | is larger or equal to 4X4)      |
|             |                  |           |                        |                      |    | error of multi-finger mos.      |
|             |                  |           |                        |                      | 5) | fix DRC bug GT.11(poly          |
|             |                  |           |                        |                      |    | enclosed by SN/SP) of mom       |
|             |                  |           |                        |                      |    | with poly shielding.            |
|             |                  |           |                        |                      | 6) | fix laddr/waddr issue of dnw    |
|             |                  |           |                        |                      |    | mos.                            |
| 0.4         | 2009-12-15       | Zhiwei    | TD-LO65-DR-2001        | 8R / 1.3             | 1) | include 1P6M ~ 1P10M pdk        |
|             |                  | Zhao      | TD-LO65-DR-2002        | 1T / 0.2             | 2) | include two techfiles:          |
|             |                  |           | TD-LO65-SP-2005        | 0R / 1.0             |    | "techfile_dfm.tf" is for layout |
|             |                  |           | TD-MM65-RM-2001        | 2R / 1.0             |    | follow DFM rules                |
|             |                  |           |                        |                      | 3) | add LFD option                  |
|             |                  |           |                        |                      | 4) | update design rule              |
|             |                  |           |                        |                      |    | TD-LO65-DR-2002                 |



|     |            | I       |                 |          |                                 |
|-----|------------|---------|-----------------|----------|---------------------------------|
| 0.3 | 2009-11-26 | Lucy Li | TD-LO65-DR-2001 | 8R / 1.3 | 1) update DR to 8R              |
|     |            |         | TD-LO65-SP-2005 | 0R / 1.0 | 2) update rf spice model to 2T  |
|     |            |         | TD-MM65-RM-2001 | 2R / 1.0 | 3) update spice model to        |
|     |            |         |                 |          | overdirved                      |
|     |            |         |                 |          | 4) added DFM options            |
|     |            |         |                 |          | 5) update rf devices to follow  |
|     |            |         |                 |          | new model include rf mos, rf    |
|     |            |         |                 |          | mos varactor, rf resistors      |
|     |            |         |                 |          | 6) added rf mom devices         |
|     |            |         |                 |          | 7) added overdrive 3.3V devices |
|     |            |         |                 |          | 8) added logic varactors        |
|     |            |         |                 |          | 9) added logic mom              |
| 0.2 | 2009-04-30 | Lucy Li | TD-LO65-DR-2001 | 6R / 1.1 | 1) debug Junction Varactor gds  |
|     |            |         | TD-LO65-SP-2001 | 2R / 1.0 | when length<1.5um               |
|     |            |         | TD-MM65-RM-2001 | 1T / 0.2 | 2) update mos parameters        |
|     |            |         |                 |          | editable setup in layout        |
|     |            |         |                 |          | 3) update Assura RCX            |
| 0.1 | 2009-04-28 | Lucy Li | TD-LO65-DR-2001 | 6R / 1.1 | Initial                         |
|     |            |         | TD-LO65-SP-2001 | 2R / 1.0 |                                 |
|     |            |         | TD-MM65-RM-2001 | 1T / 0.2 |                                 |