

# Cache Systems

A presentation by Marjan Fariborz





### Before We Start

cd gem5

scons build/NULL\_MESI\_Two\_Level/gem5.opt --default=NULL PROTOCOL=MESI\_Two\_Level SLICC\_HTML=True -j17

### Cache Hierarchy in gem5



- 1. Classic cache: Simplified, faster, and less flexible
- 2. Ruby: Models cache coherence in detail



### Outline

- Background on cache coherency
- Simple cache
  - Coherency protocol in simple cache
  - How to use simple cache
- Ruby cache
  - Ruby components
  - Example of MESI two level protocol

### What is Coherency?

A coherence problem can arise if multiple cores have access to multiple copies of a data (e.g., in multiple caches) and at least one access is a write.



### What is Coherency?

A coherence problem can arise if multiple cores have access to multiple copies of a data (e.g., in multiple caches) and at least one access is a write.



# What is Coherency?

A coherence problem can arise if multiple cores have access to multiple copies of a data (e.g., in multiple caches) and at least one access is a write.



- Coherency protocols:
  - 1. Snooping
  - 2. Directory

### **Snoop Protocol**

- Each processor snoops the bus to verify whether it has a copy of a requested cacheline.
  - Before a processor writes data, other processor cache copies must be invalidated or updated.
- The coherence requests typically travel on an ordered broadcast network, such as a bus.

This technique does not scale since it requires an all-to-all broadcast



https://www.morganclaypool.com/doi/pdf/10.2200/S00346ED1V01Y201104CAC016

### **Directory Protocol**

- Directory tracks which processors have data when in the shared state.
  - Local node where a request originates (interact with CPU cache)
  - Home node where the memory location of an address resides
  - Remote node has a copy of a cache block, whether exclusive or shared (interact with CPU cache)
- A general interconnection network allows processors to communicate.



# Simple Cache

Snooping protocol

### Classic Cache: Coherence protocol (Snooping)

Non-coherent crossbar

IO Crossbar Coherent crossbar

L2Xbar

System crossbar

Snoop Filter

### Classic Cache: Coherent Crossbar

- Has snooping request and response bus
- Each core uses the snooping bus to fetch or invalidate a cacheline



### Classic Cache: Snoop Filter

- Instead of using a snooping bus to find a cacheline each Private cache has a snooping directory.
- It keeps track of which connected port has a particular line of data.
- Instead of snooping the caches it snoops the directory

## Example of system with simple cache



# Classic Cache: Parameters

- build/src/mem/cache/Cache.py
  - build/src/mem/cache/cache.cc
  - build/src/mem/cache/ noncoherent\_cache.cc

#### Parameters:

Size, associativity, number of MSHR\* entries, prefetcher, replacement policy, ...

```
class L1Cache(Cache):
    assoc = 2
    tag_latency = 2
    data_latency = 2
    response_latency = 2
    mshrs = 4
    tgts_per_mshr = 20
```

```
class L1_ICache(L1Cache):
    is_read_only = True
    writeback_clean = True

class L1_DCache(L1Cache):
    pass
```

```
class L2Cache(Cache):
    assoc = 8
    tag_latency = 20
    data_latency = 20
    response_latency = 20
    mshrs = 20
    tgts_per_mshr = 12
    write_buffers = 8
```

<sup>\*</sup>Miss status handler register



Ruby
Directory based

### Ruby Cache

- 1. Coherence Controller
- 2. Caches + Interface
- 3. Interconnect



# Ruby

L1 Cache controller

L2 Cache controller

L1 Cache controller

On-chip interconnect

Directory controller

DMA Controller

Directory controller

Any other Controller



### Ruby components

- Controller models (cache controller, directory controller)
- Controller topology (Mesh, all-to-all, and etc.)
- Network models
- Interface (classic ports)

### Ruby Cache: Controller Models

Code for controllers is "generated" via SLICC compiler



scons build/{ISA\_Protocol}/gem5.opt --default=ISA PROTOCOL=Protocol SLICC\_HTML=True

build/{build\_target}/mem/ruby/protocol/(L1Cache/L2Cache/DMA/Directory)\_Controller.\*



### Ruby Cache: Example of Controller



build/{build\_target}/mem/ruby/protocol/L1Cache\_Controller.py

```
from m5.params import *
     from m5.SimObject import SimObject
     from m5.objects.Controller import RubyController
     class L1Cache Controller(RubyController):
         type = 'L1Cache Controller'
         cxx header = 'mem/ruby/protocol/L1Cache Controller.hh'
         cxx class = 'gem5::ruby::L1Cache Controller'
         sequencer = Param.RubySequencer("")
 9
10
         cacheMemory = Param.RubyCache("")
         send evictions = Param.Bool("")
11
         requestToDir = Param.MessageBuffer("")
12
         responseToDirOrSibling = Param.MessageBuffer("")
13
         forwardFromDir = Param.MessageBuffer("")
14
15
         responseFromDirOrSibling = Param.MessageBuffer("")
16
         mandatoryQueue = Param.MessageBuffer("")
```



### Ruby Cache: Caches + Memory



```
class L1Cache(L1Cache_Controller):
    _version = 0
   @classmethod
    def versionCount(cls):
        cls._version += 1 # Use count for this particular type
        return cls._version - 1
    def __init__(self, system, ruby_system, cpu):
        """CPUs are needed to grab the clock domain and system is needed for
           the cache block size.
        1111111
        super(L1Cache, self).__init__()
        self.version = self.versionCount()
       # This is the cache memory object that stores the cache data and tags
        self.cacheMemory = RubyCache(size = '16kB',
                               assoc = 8,
                               start_index_bit = \
                                    int(math.log(system.cache_line_size, 2))
        self.clk_domain = cpu.clk_domain
        self.send_evictions = self.sendEvicts(cpu)
        self.ruby_system = ruby_system
        self.connectQueues(ruby_system)
```

### Ruby Cache: Caches + Memory



```
class L1Cache(L1Cache_Controller):
    _version = 0
   @classmethod
    def versionCount(cls):
        cls._version += 1 # Use count for this particular type
        return cls._version - 1
    def __init__(self, system, ruby_system, cpu):
        """CPUs are needed to grab the clock domain and system is needed for
           the cache block size.
        1111111
        super(L1Cache, self).__init__()
        self.version = self.versionCount()
       # This is the cache memory object that stores the cache data and tags
        self.cacheMemory = RubyCache(size = '16kB',
                               assoc = 8,
                               start_index_bit = \
                                    int(math.log(system.cache_line_size, 2))
        self.clk_domain = cpu.clk_domain
        self.send_evictions = self.sendEvicts(cpu)
        self.ruby_system = ruby_system
        self.connectQueues(ruby_system)
```



### Ruby Cache: Caches + Memory



```
def connectQueues(self, ruby system):
    """Connect all of the queues for this controller.
   self.mandatoryQueue = MessageBuffer()
   self.requestFromCache = MessageBuffer(ordered = True)
   self.requestFromCache.out port = ruby system.network.in port
   self.responseFromCache = MessageBuffer(ordered = True)
   self.responseFromCache.out_port = ruby_system.network.in_port
   self.forwardToCache = MessageBuffer(ordered = True)
   self.forwardToCache.in port = ruby system.network.out port
   self.responseToCache = MessageBuffer(ordered = True)
   self.responseToCache.in port = ruby system.network.out port
```



# Ruby Cache: Caches + CPU



Sequencer:

Converts gem5 packets to RubyRequests

New messages delivered to the "MandatoryQueue"



### Ruby Cache: Caches + CPU





# Ruby Cache System





### How to use Ruby

- 1. Create Controllers
- 2. Create Sequencers
- 3. Connect L1 controllers to sequencers
- 4. Connect Sequencers to CPUs
- 5. Connect Directories to memory controllers

c.sequencer = self.sequencers[i]

Directory\_Controller.memory\_out\_port = mem\_ctrl.port

### Example

- Ruby-MESI Two level coherency protocol
- Private L1 cache
- 4 cpus, 4 private L1 cache
- 1 shared L2 cache
- 1 Memory channel

BUILD

cd gem5

scons build/NULL\_MESI\_Two\_Level/gem5.opt --default=NULL PROTOCOL=MESI\_Two\_Level-j17

RUN

cd ../

./gem5/build/NULL\_MESI\_Two\_Level/gem5.opt materials/using-gem5/04-cache-models/simple\_cache\_run.py 2 MESITwoLevel 512MB