









### ■ 相关信息



#### **SpecLFB: Eliminating Cache Side Channels in Speculative Executions**

Xiaoyu Cheng<sup>1,2</sup>, Fei Tong<sup>1,2,3,\*</sup>, Hongyu Wang<sup>4,5</sup>, Zhe Zhou<sup>1,2</sup>, Fang Jiang<sup>1,2</sup>, Yuxing Mao<sup>4</sup>

<sup>1</sup>School of Cyber Science and Engineering, Southeast University, Nanjing, Jiangsu, China
<sup>2</sup>Jiangsu Province Engineering Research Center of Security for Ubiquitous Network, China
<sup>3</sup>Purple Mountain Laboratories, Nanjing, Jiangsu, China
<sup>4</sup>State Key Laboratory of Power Equipment Technology,
School of Electrical Engineering, Chongqing University, China
<sup>5</sup>Wiscom System Co., LTD, Nanjing, China
\*Corresponding Author: ftong@seu.edu.cn

https://www.usenix.org/conference/usenixsecurity24/presentation/cheng-xiaoyu

## This paper is included in the Proceedings of the 33rd USENIX Security Symposium.

August 14-16, 2024 • Philadelphia, PA, USA

978-1-939133-44-1



### 目录



1 工作意义

2 相关工作

3 设计实现

4 实验评估



### ■ 工作意义



#### **SpecLFB**

#### Defense against speculative cache side-channel attacks

It leverages the microarchitectural component Line-fill-buffer (LFB) and introduces a simple yet effective security check mechanism to LFB.

To prevent potentially unsafe speculative loads from being reloaded from lower-level cache into adjacent upper-level cache (e.g. from L2 cache into L1 data cache (L1D cache)), thereby preventing the establishment of cache side channels.







The speculative cache side-channel attacks, which simultaneously exploit both speculative execution and cache side-channel vulnerabilities of processors.

Speculative execution attack exploits the side effects of the transient instructions which are mis-speculated and destined to be squashed.

A cache side channel attack can establish cache side channels, thus providing a covert channel for the speculative execution attacks.









#### **Transient Execution**

In modern OoO processors, instructions issued in program order are decoded into micro-operations (µops), but the execution of µops may not follow the program order.

Since the execution suspension will reduce processor performance, the processor can predict the results of conditional branches and data dependencies through some components such as branch predictors, memory disambiguators, etc., and then execute along the speculative path.

Therefore, these instructions that are executed out of order and whose executions are incorrectly speculated may cause the microarchitectural state of the processor to change, even though their results are never committed to the architectural state due to processor rollback.

This is called transient execution, and these instructions are called transient instructions.









#### Spectre v1

The attacker mistrains the pattern history table, which determines whether the conditional branch instructions should take the branch or not.

```
if (x < array1_size)
    y = array2[array1[x] * L1_BLOCK_SZ_BYTES];</pre>
```

#### Spectre v2

The attacker mistrains the branch target buffer of indirect branch instructions with malicious target addresses corresponding to code snippets called gadgets, which can leak sensitive data,

```
void victimFun(uint64_t x)
{
    uint64_t y = array2[array1[x] * L1_BLOCK_SZ_BYTES];
}
```





#### Spectre v3 (Meltdown)

If an executed instruction causes an exception, diverting the control flow to an exception handler, the subsequent instruction must not be executed. Due to out-of-order execution, the subsequent instructions may already have been partially executed, but not retired.

However, architectural effects of the execution are discarded.

```
raise_exception();
// the line below is never reached
carray[data * 4096]);
```







#### Spectre v4

The attacker exploits the misprediction of the memory disambiguator (which is used to speculate which load instructions do not depend on any preceding store instructions) to trigger transient executions of unsafe load instructions, allowing access to sensitive data.

# ptr = secret\_ptr; ptr = general\_ptr;//store operation x = \*ptr;//load operation y = array2[x];

#### Spectre v5 (SpectreRSB)

The attacker exploits the return stack buffer (RSB), which is a hardware stack used to track the return addresses of previous call instructions, to supply CPU with a malicious return address corresponding to a gadget (the same as in Spectre v2)

When encountering a ret instruction, the processor speculatively uses the top address of the RSB as the return address, as accessing the software stack is slower.

```
void victimFun(uint64_t x)
{
    uint64_t y = array2[array1[x] * L1_BLOCK_SZ_BYTES];
}
```







#### **Cache Side-channel Attack**

#### Flush-Based Attack(eg. Flush+Reload)



**step 0**: attacker maps shared library  $\rightarrow$  shared memory, shared in cache

step 1: attacker flushes the shared line

step 2: victim loads data while performing encryption

**step 3**: attacker reloads data  $\rightarrow$  fast access if the victim loaded the line

#### Conflict-Based Attack(eg. Prime+Probe)



step 0: attacker fills the cache (prime)

step 1: victim evicts cache lines while performing encryption

step 2: attacker probes data to determine if the set was accessed



### ■目录



1 工作意义

2 相关工作

3 设计实现

4 实验评估



### ■ 相关工作



Overall, most of the existing hardware defense solutions require additional data structures, data movement operations and/or complex logical calculations, which can cause excessive additional performance and hardware resource overhead.

Existing mechanisms for mitigating speculative cache sidechannel attacks can be classified into four types, including

- 1) limiting the execution of speculative instructions,
- 2) making the results of unsafe speculative executions invisible to the microarchitectural state,
- 3) delaying the executions of unsafe speculative instructions, and
- 4) reducing the accuracy of the covert channel.

### ■相关工作



#### <u>Limiting the execution of speculative instructions</u>

Intel and AMD recommend using serialization instructions, e.g., Ifence, in a branch. ARM introduces a full data synchronization barrier and instruction synchronization barrier that can be used to prevent speculation.

However, serializing every branch would be equivalent to disabling branch speculation entirely, severely degrading processor performance.

#### Reducing the accuracy of the covert channel

Many web browsers lower the accuracy of timers in JavaScript by adding jitter or even removing some timers.

Disruptive Prefetch and Prefender add noise to cache side channels by utilizing the content brought into the cache by data prefetchers.

But they can only achieve secure enhancement without fully defending against the attacks.



### ■相关工作



#### Making the results of unsafe speculative executions invisible to the microarchitectural state

InvisiSpec adds an SB to store the speculative data leading to security issues. If the speculation is incorrect, the data stored in SB becomes invalid. Otherwise, the speculative data will be reinstalled into cache.

Similarly, SafeSpec stores speculated data in a fully associative shadow structure of the load/store queue.

CleanupSpec allows the data to be installed into the cache during the speculative execution, and the replaced data is stored into a newly added data structure. The replaced data will be re-installed into the cache hierarchy to roll back the cache state only when speculation fails.

Overall, not only they require additional data structures to hide the cache lines fetched by the speculative loads but also the data movement caused by the re-installing operation still degrades processor performance.

### 相关工作



#### Delaying the executions of unsafe speculative instructions

Both NDA and STT use data flow tracking similar to taint propagation to track instructions that may cause information leakage. These instructions are forced to be delayed until their related instructions become safe. SSE-RV, based on STT, uses existing ROB pointers in SonicBOOM to track speculated instructions, simplifying the tracking analysis logic.

However, it still requires a large taint file as a shadow structure to implement tainting, and unnecessary instructions may still be incorrectly identified as unsafe instructions, which increases the delay of execution.

### ■目录



1 工作意义

2 相关工作

3 设计实现

4 实验评估





When the data targeted by a memory access instruction is missed in the upper-level caches, the miss handling logic first checks MSHR to see if there is a pending request that matches the current one.

If so, the request is merged into the same entry. Otherwise, a new MSHR entry and LFB entry will be reserved for this data request.

When the requested cache line is fetched from the lower-level caches or memory, it is placed into LFB instead of directly being written into the upper-level caches.

When the cache eviction is complete, LFB is flushed into the cache arrays.



Figure 2: The working principle of LFB in L1D cache.





After LFB obtains the missing data requested by the L1D cache, it judges whether the data can pass the security check mechanism according to the ROB unsafe mask bit corresponding to its related instruction. Only a mask bit of 0 can it pass the check and continue refilling the data into the L1D cache.



$$r_i = b_{i1} \mid\mid b_{i2} \mid\mid ... \mid\mid b_{ij} \mid\mid ... \mid\mid b_{i(N-1)}$$
.



Figure 7: Design overview of SpecLFB.





#### **Speculation sources**

- ➤ Control flow prediction. It predicts the execution path that a program will follow through the branch prediction unit (BPU), which may generate speculative loads in unresolved control flows.
- ➤ Address speculation. It predicts the data dependencies between loads and stores when the physical address is not fully available, which may generate speculative loads in an unresolved memory access order.
- ➤ Value prediction (VP). It predicts the result of a μop based on the execution history allowing dependent instructions to continue their execution without waiting for the result to become available, which may generate speculative loads in an unresolved value.
- ➤ Other exceptions. For the instructions that can cause other exceptions, such as unauthorized data access, arithmetic operations with overflow, etc., they will not be squashed until the processor can check for the exceptions.





Parameter unsafe is a boolean variable. If an instruction meets one of the following three conditions:

- ➤ 1) it uses the load queue,
- ➤ 2) it uses the store queue (excluding a fence instruction that
  isolates the previous and subsequent store operations to ensure
  sequential execution), or
- ➤ 3) it is a branch/jump instruction,

then the unsafe parameters of the instruction's µops are set to true.





#### Rules for updating ROB unsafe mask

- For the instructions in unresolved control flow, according to the information returned by BPU, SpecLFB traverses ROB in each cycle to update bi j depending on whether the instructions are still under the control flow.
- ➤ For the instructions in unresolved memory order, SpecLFB tracks data dependencies through the load queue (LDQ) and store queue (STQ) in the LSU. When placing a memory access instruction into the LDQ/SDQ, SpecLFB compares it with the instructions in every entry of the LDQ/STQ for checking data dependencies. If a data dependency is not found with an older store/load instruction, the bi j of the instruction should be updated to 0.
- ➤ For the instructions related to other exceptions, once the ROB receives exception information from backend units such as execution units and LSU, the bij of the instruction and younger instructions cannot be updated to 0 until the exception has been handled.





# NANALY OF THE PROPERTY OF THE

#### **SpecLFB Security Analysis**

<u>In phase one</u>, the attacker first evicts the specified cache lines from the cache.

<u>In phase two</u>, the victim runs the program under the conditions created by the attacker.

<u>In phase three</u>, the attacker probes the time it takes to execute a read at the memory address corresponding to the cache line evicted in phase one.

In the processors that adopt the SpecLFB scheme, cache lines represented by the red lattices will be regarded as data loaded by MUSLs. During the transient execution period (i.e., waiting for the processor to verify speculation), these cache lines cannot pass through the security check to be refilled into the cache.





### 目录



1 工作意义

2 相关工作

3 设计实现

4 实验评估



### ■ 实验评估



#### **Experimental Setup**

Table 1: Processor configurations.

| Processor | SonicBOOM<br>Configurations | Gem5<br>Configurations |  |
|-----------|-----------------------------|------------------------|--|
| Baseline  | Original SonicBOOM          | Original O3 CPU        |  |
| SSE-RV    | SonicBOOM                   |                        |  |
|           | enhanced with SSE-RV        |                        |  |
| STT       |                             | O3 CPU                 |  |
|           |                             | enhanced with STT      |  |
| SpecLFB   | SonicBOOM                   | O3 CPU                 |  |
|           | enhanced with SpecLFB       | enhanced with SpecLFB  |  |

SpecLFB is applied to both levels of the cache in the O3 CPU model in Gem5.

Compare the performance of SpecLFB to the state-of-theart defense, STT, which was also implemented in Gem5.

Table 2: Gem5 and SonicBOOM-FPGA parameters.

| Parameter      | SonicBOOM-FPGA    | Gem5               |  |
|----------------|-------------------|--------------------|--|
| ISA            | RV64 X86-64       |                    |  |
| Frequency      | FPGA@50MHz        | simulate@2GHz      |  |
| Processor type | 2-decode 4-issue  | 8-decode 8-issue   |  |
| Processor type | MediumBoom O3CPU  | DerivO3CPU         |  |
| ROB/LDQ/STQ    | 64/16/16 entries  | 192/32/32 entries  |  |
| L1I Cache      | 16KB, 4-way,      | 32KB, 8-way,       |  |
| LII Cache      | 64B line          | 64B line, 4 MSHRs  |  |
| L1D Cache      | 16KB, 4-way,      | 32KB, 8-way,       |  |
| LID Cache      | 64B line, 2 MSHRs | 64B line, 4 MSHRs  |  |
| L2 Cache       | 512KB, 16-way,    | 2MB, 16-way,       |  |
| L2 Cache       | 64B line          | 64B line, 20 MSHRs |  |

Chipyard v1.8.0 generated RTL for each of the three SonicBOOM-based processors shown in Table 1

Simulations through Verilator v4.210 && A hardware prototype based on Xilinx EK-KC-705 FPGA platform (with a clock frequency of 50MHz) burned with the above three SonicBOOM cores.



### ■ 实验评估



#### **SpecLFB Security Evaluation**

The length of the secret string randomly generated exceeds 100 characters at each run.

In the processors without any defense mechanism, the success rate of leaking the secret value is 100%. With SpecLFB, the success rates in Chipyard and Gem5 drop to below 0.01% and to 0, respectively.



Figure 11: Access latency measured in the Spectre attacks through cache-based side channel.





#### **Performance Evaluation**

Run SPEC2017 in the FPGA-based hardware prototype and Gem5 to evaluate SpecLFB.

In the FPGA-based hardware prototype, performance overhead for a processor running a workload is defined as the workload's execution time normalized to that of the Baseline, while in Gem5, it is defined as the IPC (Instructions per Clock Cycle) of the workload normalized to that of the Baseline.





SpecLFB and SSE-RV [39] both running the selected work- SpecLFB and STT [57] both running the selected programs loads contained in SPEC2017.

Figure 12: The performance overhead comparison between Figure 13: The performance overhead comparison between contained in SPEC2017.

### ■ 实验评估



#### **Performance Evaluation**

FPGA resources utilization

SpecLFB only adds less than 1% of resources compared to the baseline, and consumes fewer resources than SSE-RV, especially in terms of LUTs (LookUp-Tables) and FFs (Flip-Flops).

ProSpeCT also implements its defense hardware prototype on the open-source OoO RISC-V processor Proteus and deploys it in FPGA for resource evaluation.

While the size of BOOM and Proteus are quite different, SpecLFB has advantages in terms of both the absolute number and relative proportion of additional resource overhead.

Table 4: FPGA resources utilization.

| Scheme   | Core       | Device   | LUTs     | FFs      |
|----------|------------|----------|----------|----------|
| Baseline | SonicBOOM  | Xc7a325T | 169,463  | 93,994   |
| SSE-RV   | SonicBOOM  | Xc7a325T | 172,538  | 94,567   |
|          |            |          | (+1.81%) | (+0.61%) |
| SpecLFB  | SonicBOOM  | Xc7a325T | 170,765  | 94,283   |
|          |            |          | (+0.77%) | (+0.31%) |
| Baseline | Proteus-O3 | Xc7a35T  | 16,847   | 11,913   |
| ProSpeCT | Proteus-O3 | Xc7a35T  | 19,728   | 12,600   |
|          |            |          | (+17.1%) | (+5.8%)  |





## 谢谢!

