### 74HC/HCT595

#### **FEATURES**

- · 8-bit serial input
- · 8-bit serial or parallel output
- Storage register with 3-state outputs
- · Shift register with direct clear
- . 100 MHz (typ) shift out frequency
- · Output capability:
  - parallel outputs; bus driver
  - serial output; standard
- I<sub>cc</sub> category: MSI.

#### **APPLICATIONS**

- Serial-to-parallel data conversion
- Remote control holding register.

#### DESCRIPTION

The 74HC/HCT595 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

The "595" is an 8-stage serial shift register with a storage register and 3-state outputs. The shift register and storage register have separate clocks.

Data is shifted on the positive-going transitions of the SH<sub>CP</sub> input. The data in each register is transferred to the storage register on a positive-going transition of the ST<sub>CP</sub> input. If both clocks are connected together, the shift register will always be one clock pulse ahead of the storage register.

The shift register has a serial input  $(D_s)$  and a serial standard output  $(Q_7)$  for cascading. It is also provided with asynchronous reset (active LOW) for all 8 shift register

stages. The storage register has 8 parallel 3-state bus driver outputs. Data in the storage register appears at the output whenever the output enable input (OE) is LOW.

#### **QUICK REFERENCE DATA**

GND = 0 V;  $T_{amb} = 25 \, ^{\circ}\text{C}$ ;  $t_r = t_f = 6 \, \text{ns}$ .

| SYMBOL                             | 24244575                                                                                                                  | CONDITIONS                                      | TY             | UNIT           |                |
|------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------|----------------|----------------|
|                                    | PARAMETER                                                                                                                 | CONDITIONS                                      | НС             | нст            | UNIT           |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay<br>SH <sub>CP</sub> to Q <sub>7</sub> '<br>ST <sub>CP</sub> to Q <sub>n</sub><br>MR to Q <sub>7</sub> ' | C <sub>L</sub> = 15 pF<br>V <sub>CC</sub> = 5 V | 16<br>17<br>14 | 21<br>20<br>19 | ns<br>ns<br>ns |
| f <sub>max</sub>                   | maximum clock<br>frequency SH <sub>CP</sub> , ST <sub>CP</sub>                                                            |                                                 | 100            | 57             | MHz            |
| Ci                                 | input capacitance                                                                                                         |                                                 | 3.5            | 3.5            | pF             |
| C <sub>PD</sub>                    | power dissipation<br>capacitance per<br>package                                                                           | notes 1 and 2                                   | 115            | 130            | pF             |

#### **Notes**

 $C_{p_D}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

 $P_D = C_{PD} \times V_{CC}^2 \times f_i + \Sigma (C_L \times V_{CC}^2 \times f_o)$  where:

 $f_i$  = input frequency in MHz  $C_L$  = output load capacitance in pF

 $f_0 = \text{output frequency in MHz}$   $V_{CC} = \text{supply voltage in V}$ 

 $\Sigma(C_1 \times V_{CC}^2 \times f_0) = \text{sum of outputs.}$ 

For HC the condition is  $V_1 = GND$  to  $V_{CC}$ For HCT the condition is  $V_1 = GND$  to  $V_{CC}$  - 1.5 V.

#### ORDERING INFORMATION

| ſ | EXTENDED TYPE | PACKAGE |              |          |         |  |  |  |  |  |
|---|---------------|---------|--------------|----------|---------|--|--|--|--|--|
| ١ | NUMBER        | PINS    | PIN POSITION | MATERIAL | CODE    |  |  |  |  |  |
|   | 74HC/HCT595N  | 16      | DIL          | plastic  | SOT38Z  |  |  |  |  |  |
|   | 74HC/HCT595D  | 16      | SO16         | plastic  | SOT109A |  |  |  |  |  |

## 74HC/HCT595

#### **PINNING**

| SYMBOL                          | PIN       | DESCRIPTION                  |
|---------------------------------|-----------|------------------------------|
| Q <sub>0</sub> - Q <sub>7</sub> | 15, 1 - 7 | parallel data output         |
| GND                             | 8         | ground (0 V)                 |
| Q <sub>7</sub> '                | 9         | serial data output           |
| MR                              | 10        | master reset (active LOW)    |
| SH <sub>CP</sub>                | 11        | shift register clock input   |
| ST <sub>CP</sub>                | 12        | storage register clock input |
| ŌĒ                              | 13        | output enable (active LOW)   |
| Ds                              | 14        | serial data input            |
| V <sub>cc</sub>                 | 16        | positive supply voltage      |











# 74HC/HCT595

#### **FUNCTION TABLE**

|                  |            | INPUTS | _  |    | OUI              | PTUTS            | FUNCTION                                                                                                                                                                                                                |  |  |  |
|------------------|------------|--------|----|----|------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| SH <sub>CP</sub> | STCP       | ŌĒ     | MR | Ds | Q <sub>7</sub> ' | Q <sub>n</sub>   |                                                                                                                                                                                                                         |  |  |  |
| X                | х          | L      | 1  | х  | L                | NC               | a LOW level on MR only affects the shift registers                                                                                                                                                                      |  |  |  |
| ×                | 1          | L      | L  | х  | L                | L                | empty shift register loaded into storage register                                                                                                                                                                       |  |  |  |
| ×                | x          | н      | L  | х  | L                | z                | shift register clear. Parallel<br>outputs in high-impedance<br>OFF-state                                                                                                                                                |  |  |  |
| <b>↑</b>         | x          | L      | Н  | Н  | Q <sub>6</sub> ' | NC               | logic high level shifted into shift register stage 0. Contents of all shift register stages shifted through, e.g. previous state of stage 6 (internal Q <sub>6</sub> ') appears on the serial output (Q <sub>7</sub> ') |  |  |  |
| X                | <b>,</b> ↑ | L      | Н  | x  | NC               | Q <sub>n</sub> ' | contents of shift register stages<br>(internal Q <sub>n</sub> ') are transferred to<br>the storage register andparallel<br>output stages                                                                                |  |  |  |
| <b>↑</b>         | 1          | L      | Н  | x  | Q <sub>6</sub> ' | Q <sub>n</sub> ' | contents of shift register shifted<br>through. Previous contents of the<br>shift register is transferred to the<br>storage register and the parallel<br>output stages.                                                  |  |  |  |

H = HIGH voltage level

L = LOW voltage level

↑ = LOW-to-HIGH transition

↓ = HIGH-to-LOW transition

Z = high-impedance OFF-state

NC = no change X = don't care.

725



## 74HC/HCT595

### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see chapter "HCMOS family characteristics", section "Family specifications".

Output capability: parallel outputs, bus driver; serial output, standard  $\,$  I $_{\rm cc}$  category: MSI.

### **AC CHARACTERISTICS FOR 74HC**

GND = 0 V;  $t_r = t_f = 6 \text{ ns}$ ;  $C_L = 50 \text{ pF}$ .

|                                    |                                                           | T <sub>amb (°C)</sub> |               |     |          |            |       |      |      | TES                    | CONDITION    |
|------------------------------------|-----------------------------------------------------------|-----------------------|---------------|-----|----------|------------|-------|------|------|------------------------|--------------|
| SYMBOL                             | PARAMETER                                                 |                       | +25           |     |          | o +85      | 40 to | +125 | UNIT | V <sub>cc</sub><br>(V) | WAVEFORMS    |
| ļ                                  |                                                           | MIN                   | TYP           | MAX | MIN      | MAX        | MIN   | MAX  |      |                        | WATER OTTIME |
|                                    | l dolov                                                   |                       | 52            | 160 | _        | 200        | -     | 240  | ns   | 2.0                    |              |
| t <sub>PHL</sub> /t <sub>PLH</sub> | propagation delay<br>SH <sub>CP</sub> to Q <sub>7</sub> ' | -                     | 19            | 32  | -        | 40         | -     | 48   | ns   | 4.5                    | Fig.7        |
|                                    | SHCP to Q7                                                | l –                   | 15            | 27  |          | 34         | -     | 41   | ns   | 6.0                    | -            |
|                                    | propagation delay                                         | -                     | 55            | 175 | -        | 220        | -     | 265  | ns   | 2.0                    | F:- 0        |
| t <sub>PHL</sub> /t <sub>PLH</sub> | ST <sub>CP</sub> to Q <sub>n</sub>                        | -                     | 20            | 35  | ]-       | 44         | -     | 53   | ns   | 4.5                    | Fig.8        |
| THE TO                             | S1CP LO CIn                                               | -                     | 16            | 30  | <u> </u> | 37         |       | 45   | ns   | 6.0                    |              |
| ^"                                 | N1-1                                                      | _                     | 47            | 175 | -        | 220        | -     | 265  | ns   | 2.0                    | <u> </u>     |
| t <sub>PHL</sub>                   | propagation delay                                         | -                     | 17            | 35  | 1-       | 44         | -     | 53   | ns   | 4.5                    | Fig.10       |
| FILE                               | MR to Q <sub>7</sub> '                                    | -                     | 14            | 30  |          | 37         | -     | 45   | ns   | 6.0                    | <u> </u>     |
|                                    | 3-state output                                            | -                     | 47            | 150 | -        | 190        | -     | 225  | ns   | 2.0                    | 1            |
| $t_{PZH}/t_{PZL}$                  | enable time                                               | _                     | 17            | 30  | l –      | 38         | -     | 45   | ns   | 4.5                    | Fig.11       |
| TPZH TPZL                          | OE to Q <sub>n</sub>                                      | _                     | 14            | 26  | -        | 33         | l     | 38   | ns   | 6.0                    |              |
|                                    | 3-state output disable time OE to Qn                      | -                     | 41            | 150 | Ī-       | 190        | T-    | 225  | ns   | 2.0                    |              |
| t <sub>PHZ</sub> /t <sub>PLZ</sub> |                                                           | _                     | 15            | 30  | -        | 38         | -     | 45   | ns   | 4.5                    | Fig.11       |
| PHZ PLZ                            |                                                           | _                     | 12            | 26  | -        | 33         | l –   | 38   | ns   | 6.0                    |              |
|                                    | shift clock pulse<br>width HIGH or<br>LOW                 | 75                    | 17            | 1_  | 95       | -          | 110   | T-   | ns   | 2.0                    |              |
| +                                  |                                                           | 15                    | 6             | _   | 19       | -          | 22    |      | ns   | 4.5                    | Fig.7        |
| t <sub>w</sub>                     |                                                           | 13                    | 5             | _   | 16       | -          | 19    | 1-   | ns   | 6.0                    |              |
|                                    | storage clock                                             | 75                    | 11            | 1-  | 95       | 1_         | 110   | -    | ns   | 2.0                    |              |
| t <sub>w</sub>                     |                                                           | 15                    | 4             | _   | 19       | <b> </b> _ | 22    | -    | ns   | 4.5                    | Fig.8        |
| w                                  | or LOW                                                    | 13                    | 3             | -   | 16       | -          | 19    | -    | ns   | 6.0                    |              |
|                                    | 012011                                                    | 75                    | 17            | 1_  | 95       | _          | 110   | T-   | ns   | 2.0                    |              |
| t <sub>w</sub>                     | master reset                                              | 15                    | 6.0           | l_  | 19       | -          | 22    | 1-   | ns   | 4.5                    | Fig.10       |
| ·w                                 | pulse width LOW                                           | 13                    | 5.0           | -   | 16       | 1-         | 19    | -    | ns   | 6.0                    |              |
|                                    |                                                           | 50                    | 11            |     | 65       | 1-         | 75    | -    | ns   | 2.0                    |              |
| t <sub>su</sub>                    | set-up time Ds to                                         | 10                    | 4.0           | _   | 13       | -          | 15    | -    | ns   | 4.5                    | Fig.9        |
| <sup>L</sup> su                    | SH <sub>CP</sub>                                          | 9.0                   | 3.0           | 1-  | 11       | -          | 13    | l    | ns   | 6.0                    |              |
|                                    | ļ                                                         | 75                    | 22            | 1_  | 95       | _          | 110   | 1-   | ns   | 2.0                    |              |
| +                                  | set-up time SH <sub>CP</sub>                              | 15                    | 8             | -   | 19       | _          | 22    | -    | ns   | 4.5                    | Fig.8        |
| t <sub>su</sub>                    | to ST <sub>CP</sub>                                       | 13                    | 7             | _   | 16       | -          | 19    | -    | ns   | 6.0                    |              |
|                                    |                                                           | 3                     | -6            | -   | 3        | -          | 3     | -    | ns   | 2.0                    |              |
| t <sub>h</sub>                     | hold time D <sub>s</sub> to                               | 3                     | -2            | -   | 3        | -          | 3     | -    | ns   | 4.5                    | Fig.9        |
| <b>th</b>                          | SH <sub>CP</sub>                                          | 3                     | -2            | -   | 3        | -          | 3     |      | ns   | 6.0                    |              |
|                                    | <del> </del>                                              | 50                    | -19           | 1_  | 65       |            | 75    | T-   | ns   | 2.0                    |              |
|                                    | removal time MR                                           | 10                    | <del>-7</del> | _   | 13       | _          | 15    | -    | ns   | 4.5                    | Fig.10       |
| $t_{rem}$                          | to SH <sub>CP</sub>                                       | 9                     | -6            | 1_  | 11       | 1_         | 13    | -    | ns   | 6.0                    |              |

## 74HC/HCT595

|                  |                                                         |          |           |         | T <sub>amb (°C</sub> | )      |          |        |            | TEST            | CONDITION    |  |
|------------------|---------------------------------------------------------|----------|-----------|---------|----------------------|--------|----------|--------|------------|-----------------|--------------|--|
| SYMBOL           | PARAMETER                                               |          | +25       |         | -40 1                | o +85  | -40 to   | +125   | UNIT       | V <sub>cc</sub> | WAVEFORMS    |  |
|                  |                                                         | MIN      | TYP       | MAX     | MIN                  | MAX    | MIN      | MAX    |            | (v)             |              |  |
|                  | maximum clock                                           | 6        | 30        | _       | 4.8                  |        | 4        | -      | MHz        | 2.0             |              |  |
| f <sub>max</sub> | pulse frequency<br>SH <sub>CP</sub> or ST <sub>CP</sub> | 30<br>35 | 91<br>108 | -<br> - | 24<br>28             | -<br>- | 20<br>24 | <br> - | MHz<br>MHz | 4.5<br>6.0      | Figs 7 and 8 |  |

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see chapter "HCMOS family characteristics", section "Family specifications".

Output capability: parallel outputs, bus driver; serial output, standard  $I_{\rm CC}$  category: MSI.

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

$$GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$$

| INPUT            | UNIT LOAD<br>COEFFICIENT |
|------------------|--------------------------|
| D <sub>s</sub>   | 0.25                     |
| MR               | 1.50                     |
| SH <sub>CP</sub> | 1.50                     |
| ST <sub>CP</sub> | 1.50                     |
| ŌĒ               | 1.50                     |

# 74HC/HCT595

### **AC CHARACTERISTICS FOR 74HCT**

GND = 0 V;  $t_r = t_f = 6 \text{ ns}$ ;  $C_L = 50 \text{ pF}$ .

|                                     |                                                                          | T <sub>amb (°C)</sub> |     |                |            |     |             |     |      | TEST CONDITION  |              |
|-------------------------------------|--------------------------------------------------------------------------|-----------------------|-----|----------------|------------|-----|-------------|-----|------|-----------------|--------------|
| SYMBOL                              | PARAMETER                                                                | +25                   |     |                | -40 to +85 |     | -40 to +125 |     | UNIT | V <sub>cc</sub> | WAVEFORMS    |
|                                     |                                                                          | MIN                   | TYP | MAX            | MIN        | MAX | MIN         | MAX |      | (V)             | WAVEI ORING  |
| t <sub>PHL</sub> /t <sub>PLH</sub>  | propagation delay<br>SH <sub>CP</sub> to Q <sub>7</sub> '                | _                     | 25  | 42             | -          | 53  | _           | 63  | ns   | 4.5             | Fig.7        |
| t <sub>PHL</sub> /t <sub>PLH</sub>  | propagation delay<br>ST <sub>CP</sub> to Q <sub>n</sub>                  | -                     | 24  | 40             |            | 50  | -           | 60  | ns   | 4.5             | Fig.8        |
| t <sub>PHL</sub>                    | propagation delay MR to Q <sub>7</sub> '                                 | -                     | 23  | 40             | _          | 50  | _           | 60  | ns   | 4.5             | Fig.10       |
| t <sub>PZH</sub> / t <sub>PZL</sub> | 3-state output enable time OE to Q <sub>n</sub>                          | -                     | 21  | 35             | _          | 44  | _           | 53  | ns   | 4.5             | Fig.11       |
| t <sub>PHZ</sub> /t <sub>PLZ</sub>  | 3-state output disable time OE to Q <sub>n</sub>                         | -                     | 18  | 30             | _          | 38  |             | 45  | ns   | 4.5             | Fig.11       |
| t <sub>w</sub>                      | shift clock pulse<br>width HIGH or LOW                                   | 16                    | 6   | -              | 20         | _   | 24          |     | ns   | 4.5             | Fig.7        |
| t <sub>w</sub>                      | storage clock pulse<br>width HIGH or LOW                                 | 16                    | 5   | _              | 20         |     | 24          | -   | ns   | 4.5             | Fig.8        |
| t <sub>w</sub>                      | master reset pulse width LOW                                             | 20                    | 8   |                | 25         | _   | 30          | _   | ns   | 4.5             | Fig.10       |
| t <sub>su</sub>                     | set-up time D <sub>s</sub> to SH <sub>CP</sub>                           | 16                    | 5   | -              | 20         | _   | 24          | -   | ns   | 4.5             | Fig.9        |
| t <sub>su</sub>                     | set-up time SH <sub>CP</sub> to ST <sub>CP</sub>                         | 16                    | 8   | -              | 20         | _   | 24          |     | ns   | 4.5             | Fig.8        |
| t <sub>h</sub>                      | hold time D <sub>S</sub> to SH <sub>CP</sub>                             | 3                     | -2  | [ <del>-</del> | 3          | _   | 3           | -   | ns   | 4.5             | Fig.9        |
| t <sub>rem</sub>                    | removal time MR to SH <sub>CP</sub>                                      | 10                    | -7  | _              | 13         | _   | 15          |     | ns   | 4.5             | Fig.10       |
| f <sub>max</sub>                    | maximum clock<br>pulse frequency<br>SH <sub>CP</sub> or ST <sub>CP</sub> | 30                    | 52  | -              | 24         | _   | 20          | _   | MHz  | 4.5             | Figs 7 and 8 |

## 74HC/HCT595

#### **AC WAVEFORMS**



Fig.7 Waveforms showing the clock (SH<sub>CP</sub>) to output (Q<sub>7</sub>') propagation delays, the shift clock pulse width and maximum shift clock frequency.



Fig.8 Waveforms showing the storage clock ( $ST_{CP}$ ) to output ( $Q_n$ ) propagation delays, the storage clock pulse width and the shift clock to storage clock set-up time.





Fig.10 Waveforms showing the master reset ( $\overline{\text{MR}}$ ) pulse width, the master reset to output ( $Q_7$ ') propagation delay and the master reset to shift clock ( $SH_{CP}$ ) removal time.

### 74HC/HCT595



#### Note to AC waveforms

(1) HC :  $V_M$  = 50%;  $V_I$  = GND to  $V_{CC}$  HCT:  $V_M$  = 1.3 V;  $V_I$  = GND to 3 V.