# System Controller Firmware Release Notes

 $\mathsf{NXP}$ 

Fri Jun 19 2020 19:06:14

| 1 Introduction                                                                                  | 1      |
|-------------------------------------------------------------------------------------------------|--------|
| 1.1 Highlights                                                                                  | <br>1  |
| 2 Change List                                                                                   | 3      |
| 2.1 SCFW 2020Q2 Patch 1 Change List                                                             | <br>3  |
| 2.1.1 Bug                                                                                       | <br>3  |
| 2.2 Prior SCFW 2020Q2 Change List                                                               | <br>3  |
| 2.2.1 New Feature                                                                               | <br>3  |
| 2.2.2 Improvement                                                                               | <br>4  |
| 2.2.3 Bug                                                                                       | <br>4  |
| 2.2.4 Silicon Workaround                                                                        | <br>5  |
| 2.2.5 Documentation                                                                             | <br>5  |
| 2.3 Details                                                                                     | <br>5  |
| 2.3.1 SCF-511: Add debug monitor command to dump clock config options                           | <br>5  |
| 2.3.2 SCF-560: Add spread spectrum support for PCIe                                             | <br>6  |
| 2.3.3 SCF-580: Several CPU PM related functions not bound to only the CPU (M4 related) resource | <br>6  |
| 2.3.4 SCF-582: Initialize VDD_MEMC usage count for SCFW unit test                               | <br>7  |
| 2.3.5 SCF-584: i.MX8DXL EVK board bus expander reset controls incorrect                         | <br>7  |
| 2.3.6 SCF-602: Add API to configure memory region IEE parameters                                | <br>7  |
| 2.3.7 SCF-604: Add test for measuring the OSC 24MHz locking time                                | <br>7  |
| 2.3.8 SCF-608: Move FLEXCAN0 and 1 signals to AP as used for SAI                                | <br>7  |
| 2.3.9 SCF-617: Add support for fine tuning the audio PLL rate                                   | <br>7  |
| 2.3.10 SCF-621: Incorrect pad width in sc_rm_is_pad_owned() RPC implementation                  | <br>7  |
| 2.3.11 SCF-628: Add control to enable MLB bandgap reference                                     | <br>7  |
| 3 Known Issues                                                                                  | 9      |
| 3.1 New Feature                                                                                 | <br>9  |
| 3.2 Improvement                                                                                 | <br>9  |
| 4 Additional Notes                                                                              | 11     |
| 4.1 General                                                                                     | <br>11 |
| 4.2 SCFW API Changes                                                                            | <br>12 |
| 4.2.1 Interrupt (IRQ) Service                                                                   | <br>12 |
| 4.2.2 Miscellaneous (MISC) Service Changes                                                      | <br>12 |
| 4.2.3 Pad Service Changes                                                                       | <br>12 |
| 4.2.4 Power Management (PM) Service                                                             | <br>12 |
| 4.2.5 Resource Management (RM) Service                                                          | <br>12 |
| 4.2.6 SECO Service Changes                                                                      | <br>13 |
| 4.2.7 Timer Service Changes                                                                     | <br>13 |
| 4.3 Resource Changes                                                                            | <br>13 |

| 5 | Disclaimer                  | 15 |
|---|-----------------------------|----|
|   | 4.6 Board Interface Changes | 13 |
|   | 4.5 Control Changes         | 13 |
|   | 4.4 Clock Changes           | 13 |

# Introduction

This document contains release notes for the i.MX8 System Controller Firmware (SCFW). This includes:

- Highlights
- Changes from the previous release
- · Known issues
- · Additional info

The table below lists the release information:

| Release Info      |                                                                         |
|-------------------|-------------------------------------------------------------------------|
| Release name      | imx_scfw_2020q2_p1                                                      |
| Previous release  | imx_scfw_2020q2                                                         |
| Branch            | imx_scfw_2020q2                                                         |
| Build number      | 4612                                                                    |
| Commit ID         | 732e719a                                                                |
| Build date        | Jun 19 2020                                                             |
| API Version       | 1.21                                                                    |
| Supported devices | i.MX8QM (B0), i.MX8QXP (B0), i.MX8QXP (C0), i.MX8DXL (A0), and phantoms |

## 1.1 Highlights

- Various enhancements for DXL (DB/fabric auto clock gating, PCle spread spectrum support, etc.)
- · Support for fine tuning the audio PLL rate
- · Many bug fixes

Note SECO firmware version 3.6.2+ is **REQUIRED** for correct operation! For DXL, the required version is 0.6.3.

2 Introduction

This release **breaks RPC backwards compatibility** for the sc\_rm\_is\_pad\_owned() function. The call may not return an error even though the pad width has been corrected to 16-bits and using an older SCFW client API may result in the 8-bit pad being used as the upper nibble of the new 16-bit pad. The client-side SCFW API **must** be updated to match this change.

# **Change List**

## 2.1 SCFW 2020Q2 Patch 1 Change List

Below is a list of changes between the previous release (imx\_scfw\_2020q2) and this release (imx\_scfw\_2020q2\_p1).

#### 2.1.1 Bug

| Key     | Summary                                                                                 | QM (B0) | QXP (B0) | QXP (C0) | DXL (A0) |
|---------|-----------------------------------------------------------------------------------------|---------|----------|----------|----------|
| SCF-628 | Add control to enable MLB bandgap reference [detail]                                    | Y       |          |          |          |
| SCF-633 | Deleting a memory region can result in a temporary invalid access control configuration | Y       | Υ        | Y        | Y        |
| SCF-636 | Board resource availability check mapped incorrectly                                    | Y       | Υ        | Y        | Υ        |
| SCF-637 | Fix out-of-bound memory access in iMX8QM GPU code.                                      | Y       |          |          |          |
| SCF-638 | Fix rsrc_clks monitor command                                                           | Υ       | Υ        | Υ        | Υ        |
| SCF-639 | sc_misc_get_control() incorrectly returns error for some connectivity resources         | Y       |          |          |          |

## 2.2 Prior SCFW 2020Q2 Change List

Below is a list of changes between the previous release (imx\_scfw\_2020q1) and this release (imx\_scfw\_2020q2).

#### 2.2.1 New Feature

4 Change List

| Key      | Summary                                                         | Patch | QM (B0) | QXP (B0) | QXP (C0) | DXL (A0) |
|----------|-----------------------------------------------------------------|-------|---------|----------|----------|----------|
| SCF-511  | Add debug monitor command to dump clock config options [detail] |       | Υ       | Υ        | Y        | Υ        |
| 00F F 60 |                                                                 |       |         |          |          | Υ        |
| SCF-560  | Add spread spectrum support for P← Cle [detail]                 |       |         |          |          | Y        |
| SCF-585  | Add DXL DDR3L DCD                                               |       |         |          |          | Υ        |
| SCF-602  | Add API to configure memory region IEE parameters [detail]      |       | Y       | Y        | Y        | Y        |
| SCF-604  | Add test for measuring the OSC 24MHz locking time [detail]      |       | Y       | Y        | Y        | Y        |
| SCF-611  | Support temperature grade fusing                                | p1    |         | Υ        | Υ        |          |
| SCF-617  | Add support for fine tuning the audio PLL rate [detail]         |       | Y       | Y        | Y        | Y        |
| SCF-620  | Support SECO FW version 0.6.3 for i.MX8DXL                      |       |         |          |          | Y        |

### 2.2.2 Improvement

| Key     | Summary                                                                      | Patch | QM (B0) | QXP (B0) | QXP (C0) | DXL (A0) |
|---------|------------------------------------------------------------------------------|-------|---------|----------|----------|----------|
| SCF-554 | Improve MSI reset workaround                                                 |       | Υ       | Υ        | Υ        |          |
| SCF-581 | Support V2X disable by fuse                                                  |       |         |          |          | Υ        |
| SCF-603 | Enable DB auto clock gating on i.M← X8DXL                                    |       |         |          |          | Υ        |
| SCF-610 | Update to latest MCU SDK                                                     |       | Υ       | Υ        | Υ        | Υ        |
| SCF-616 | Refactor i.MX8QM GPU clock code                                              |       | Υ       |          |          |          |
| SCF-622 | Remove redundant code that reenables LPDDR4 CA_ODT in ddr_← exit_retention() |       | Y       | Y        | Υ        | Y        |

## 2.2.3 Bug

| Key     | Summary                              | Patch | QM (B0) | QXP (B0) | QXP (C0) | DXL (A0) |
|---------|--------------------------------------|-------|---------|----------|----------|----------|
| SCF-579 | Ensure second M4 instance follows    | p1    | Υ       |          |          |          |
|         | the CORE to IPG clock ratio          |       |         |          |          |          |
| SCF-580 | Several CPU PM related functions not | p1    | Υ       | Υ        | Υ        | Υ        |
|         | bound to only the CPU (M4 related)   |       |         |          |          |          |
|         | resource [detail]                    |       |         |          |          |          |
| SCF-582 | Initialize VDD_MEMC usage count for  | p1    |         |          |          | Υ        |
|         | SCFW unit test [detail]              |       |         |          |          |          |
| SCF-583 | Add missing i.MX8DXL LPDDR4 ECC      | p1    |         |          |          | Υ        |
|         | defines                              |       |         |          |          |          |
| SCF-584 | i.MX8DXL EVK board bus expander      | p1    |         |          |          | Υ        |
|         | reset controls incorrect [detail]    |       |         |          |          |          |
| SCF-586 | Out-of-bounds memory access when     | p1    | Υ       | Υ        | Υ        | Υ        |
|         | calling functions with invalid clock |       |         |          |          |          |
| SCF-599 | FIPS fuse not correctly used         | p1    | Υ       | Υ        | Υ        | Υ        |

2.3 Details 5

| Key     | Summary                                                                         | Patch | QM (B0) | QXP (B0) | QXP (C0) | DXL (A0) |
|---------|---------------------------------------------------------------------------------|-------|---------|----------|----------|----------|
| SCF-600 | RTC alarm wakeup from KS0 is not reliable                                       | p1    |         |          | Y        | Y        |
| SCF-601 | Duplicate fabric and V2X init when DB transitions from/to OFF mode              | p1    |         |          |          | Υ        |
| SCF-608 | Move FLEXCAN0 and 1 signals to AP as used for SAI [detail]                      | p1    |         |          |          | Y        |
| SCF-609 | Debug attach with firmware-only image (flash_scfw) fails                        | p1    | Y       | Y        | Y        | Y        |
| SCF-613 | Initialize bypass clock rates correctly                                         |       | Υ       | Υ        | Υ        | Υ        |
| SCF-614 | Out-of-bounds array access on ROM SS state check in debug build                 | p1    | Y       | Υ        | Y        | Y        |
| SCF-618 | Fix DDR DQ mapping issue for 8QX←<br>P/DX 17x17 LPDDR4 validation board         | p2    |         | Υ        | Y        |          |
| SCF-621 | Incorrect pad width in sc_rm_is←<br>_pad_owned() RPC implementation<br>[detail] |       | Y       | Υ        | Y        | Y        |
| SCF-623 | Enable MLB PLL regulator on i.MX8←<br>QX                                        | p2    |         | Y        | Y        |          |
| SCF-626 | Ensure M4 clock rate is equal to or below requested rate                        | p2    | Y       | Υ        | Y        | Y        |

#### 2.2.4 Silicon Workaround

These are a mix of silicon errata workarounds and recommended usage changes.

| Key     | Summary                     | Patch | QM (B0) | QXP (B0) | QXP (C0) | DXL (A0) |
|---------|-----------------------------|-------|---------|----------|----------|----------|
| SCF-607 | Support SECO FW version 3.← | p1    | Υ       | Υ        | Υ        |          |
|         | 6.2                         |       |         |          |          |          |

#### 2.2.5 Documentation

| Key    | Summary                            | Patch | QM (B0) | QXP (B0) | QXP (C0) | DXL (A0) |
|--------|------------------------------------|-------|---------|----------|----------|----------|
| SCF-89 | Add documentation of definition of |       | Υ       | Υ        | Υ        | Υ        |
|        | power modes                        |       |         |          |          |          |

### 2.3 Details

This section provides details for select changes.

### 2.3.1 SCF-511: Add debug monitor command to dump clock config options

New debug monitor dump command:

6 Change List

dump rsrc\_clks [resource id]

will dump the following clock related information of the given resource:

- · Clock rate
- Clock is enabled/disabled
- · Maximum clock divider
- · Current parent\_rate
- Current parent (for some clocks)
- Possible parent options (for some clocks)

#### 2.3.2 SCF-560: Add spread spectrum support for PCle

If BOARD\_PARM\_RTN\_INTERNAL\_DPLL is selected as the clock source for PCIe (BOARD\_PARM\_PCIE\_PLL), spread spectrum can be enabled for the PCIe clock via board parameter BOARD\_PARM\_PCIE\_DPLL\_SS.

The following values are valid for BOARD PARM PCIE DPLL SS, DPLL frequency is fixed at 720MHz:

- BOARD\_PARM\_RTN\_DPLL\_SS\_0\_5 => 0.5% spread of PCIE DPLL frequency
- BOARD\_PARM\_RTN\_DPLL\_SS\_1 => 1% spread of PCIE DPLL frequency
- BOARD\_PARM\_RTN\_DPLL\_SS\_1\_5 => 1.5% spread of PCIE DPLL frequency
- BOARD\_PARM\_RTN\_DPLL\_SS\_2 => 2% spread of PCIE DPLL frequency

#### 2.3.3 SCF-580: Several CPU PM related functions not bound to only the CPU (M4 related) resource

This change fixes an issue with API calling parameters (parameter bounding). Three PM functions that expect a CPU resource could also be called with non-CPU resources.

- sc\_pm\_req\_sys\_if\_power\_mode()
- sc\_pm\_set\_cpu\_resume\_addr()
- sc\_pm\_set\_cpu\_resume()

This issue is limited to resources in the M4 subsystem. So an owner of a non-CPU resource in an M4 subsystem can call and it will affect the associated M4 CPU resource, even if these resources have different owning partitions. After this change, only CPU resources can be used as originally intended.

2.3 Details 7

#### 2.3.4 SCF-582: Initialize VDD\_MEMC usage count for SCFW unit test

This issue only affects SCFW unit test execution.

#### 2.3.5 SCF-584: i.MX8DXL EVK board bus expander reset controls incorrect

This issue only affects the board.c implementation for the NXP EVK board.

#### 2.3.6 SCF-602: Add API to configure memory region IEE parameters

Added RM service function:

• sc\_rm\_set\_memreg\_iee()

This allows configuration of the det and rmsg signals that are driven to the IEE for a specific memory region.

SCFW API version increased to 1.20.

#### 2.3.7 SCF-604: Add test for measuring the OSC 24MHz locking time

This test helps measure the 24MHz XTAL lock time on boards. It can help understand the effect of CL\_TUNE parameter on XTAL locking time. Default CL\_TUNE is 20pF. Build it as a standalone test T=osc24trim.

#### 2.3.8 SCF-608: Move FLEXCAN0 and 1 signals to AP as used for SAI

This issue only affects the board.c implementation for the NXP EVK board.

#### 2.3.9 SCF-617: Add support for fine tuning the audio PLL rate

Add support for on-the-fly fine tuning of user defined Audio PLLs (SC\_R\_AUDIO\_PLL\_0 and SC\_R\_AUDIO\_PLL\_1). The fine-tuning range is +/-250KHz.

#### 2.3.10 SCF-621: Incorrect pad width in sc rm is pad owned() RPC implementation

Fixing this issue requires a change in the width of the pad field in the RPC protocol. This means this change breaks backwards compatibility! Updating to this SCFW requires the SCFW client API also be updated.

SCFW API version updated to 1.21.

#### 2.3.11 SCF-628: Add control to enable MLB bandgap reference

MLB bandgap reference voltage needs to be enabled for 6-pin mode. A new SCFW control (SC\_C\_VOLTAGE) has been added to the MLB\_0 resource which can be used to enable/disable the bandgap.

| 8 | Change List |
|---|-------------|
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |
|   |             |

# **Known Issues**

Below is a list of known outstanding issues in this release (imx\_scfw\_2020q2).

## 3.1 New Feature

| Key     | Summary                  | QM (B0) | QXP (B0) | QXP (C0) | DXL (A0) |
|---------|--------------------------|---------|----------|----------|----------|
| SCF-543 | Add V2X power management |         |          |          | Υ        |
| SCF-619 | Support i.MX8DXL A1      |         |          |          |          |

## 3.2 Improvement

| Key     | Summary                                      | QM (B0) | QXP (B0) | QXP (C0) | DXL (A0) |
|---------|----------------------------------------------|---------|----------|----------|----------|
| SCF-624 | Refactor OSC 24MHz test to make more         | Υ       | Υ        | Υ        | Υ        |
|         | reusable                                     |         |          |          |          |
| SCF-625 | V2X incorrectly powers off when running SCFW |         |          |          | Υ        |
|         | unit tests                                   |         |          |          |          |
| SCF-629 | Support memory probing and utilize during MM | Υ       | Υ        | Υ        | Υ        |
|         | and MD monitor commands                      |         |          |          |          |
| SCF-632 | Avoid unnecessary M4 landing zone configura- | Υ       | Υ        | Υ        | Υ        |
|         | tion                                         |         |          |          |          |

| 10 | Known Issues |
|----|--------------|
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |
|    |              |

## **Additional Notes**

This section details any additional notes about the original release. These do not cover changes in patch releases.

#### 4.1 General

When the SCFW is compiled for release into production devices, it is critical that this is done without debug (default is debug enabled, D=1) and without the debug monitor (default is no monitor, M=0). For example:

```
make qm R=B0 D=0 M=0
```

Turning off debug will eliminate the linking of the standard C library. See the porting guide for more information.

The porting kit contains separate tar files for each SoC/version combination. These can be combined using the following command:

```
find scfw_export_mx8*.gz -exec tar --strip-components 1 --one-top-level=scfw_export_mx8 -xzvf {} \;
```

Note i.MX8QXP B0 and C0 use the same code so the only source tarball is for B0. Also, binaries created for i.MX8QXP are run-time compatible to both silicon versions so always build with R=B0.

The tool chain used with this SCFW is 9-2019-q4-major obtained from here.

12 Additional Notes

### 4.2 SCFW API Changes

The client API is backwards compatible at the compile-time API level. It is **NOT** compatible at the RPC/IPC level. The sc\_rm\_is\_pad\_owned() function had an incorrect pad width and that has been corrected. The call will not fail but the pad width has been changed to 16-bits and using an older SCFW client API may result in the 8-bit pad being used as the upper nibble of the new 16-bit pad.

| T.Z. I IIICII UDI (III UZ) DEI VICI | 4.2.1 | Interrupt | (IRQ) | Service 1 |
|-------------------------------------|-------|-----------|-------|-----------|
|-------------------------------------|-------|-----------|-------|-----------|

None

#### 4.2.2 Miscellaneous (MISC) Service Changes

None

#### 4.2.3 Pad Service Changes

None

#### 4.2.4 Power Management (PM) Service

Some functions have increased error checking:

- sc\_pm\_req\_sys\_if\_power\_mode()
- sc\_pm\_set\_cpu\_resume\_addr()
- sc pm set cpu resume()

#### 4.2.5 Resource Management (RM) Service

This release breaks backwards compatibility for the sc\_rm\_is\_pad\_owned() function. The call will not fail but the pad width has been corrected to 16-bits and using an older SCFW client API may result in the 8-bit pad being used as the upper nibble of the new 16-bit pad.

New function added:

• sc rm set memreg iee()

4.3 Resource Changes

| 4.2 | .6 | <b>SECO</b> | Service  | Changes  |
|-----|----|-------------|----------|----------|
| 7.4 | .0 | SECO        | JCI VICE | Gilaliuc |

None

4.2.7 Timer Service Changes

None

### 4.3 Resource Changes

None

### 4.4 Clock Changes

None

## 4.5 Control Changes

None

## 4.6 Board Interface Changes

Added board parameter for PCIe PLL SS support:

• BOARD\_PARM\_PCIE\_DPLL\_SS

which can return:

- BOARD\_PARM\_RTN\_DPLL\_SS\_0\_5
- BOARD\_PARM\_RTN\_DPLL\_SS\_1
- BOARD\_PARM\_RTN\_DPLL\_SS\_1\_5
- BOARD\_PARM\_RTN\_DPLL\_SS\_2

| 14 | Additional Notes |
|----|------------------|
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |
|    |                  |

## **Disclaimer**

Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp. com/SalesTermsandConditions. While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX, EMBRACE, GREE ← NCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE P LUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C 5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobile ← GT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. Arm, AMBA, Arm Powered, Artisan, Cortex, Jazelle, Keil, SecurCore, Thumb, TrustZone, and ?Vision are registered trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. Arm7, Arm9, Arm11, big.LITTLE, CoreLink, CoreSight, DesignStart, Mali, Mbed, NEON, POP, Sensinode, Socrates, ULINK and Versatile are trademarks of Arm Limited (or its subsidiaries) in the EU and/or elsewhere. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

(c) 2020 NXP B.V.



| 16 | Disclaime |
|----|-----------|
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |
|    |           |