#### Welcome to

# Programming Massively Parallel Processors (PMPP)

Prof. Dr.-Ing. Michael Goesele
Dr. Stefan Guthe
Dominik Wodniok

Graphics, Capture and Massively Parallel Computing (GCC)
TU Darmstadt

## (Preliminary) Course Schedule



| vou | are | here  |   |
|-----|-----|-------|---|
| you | aic | 11010 | , |

|   | 12.10.2015 | Introduction to PMPP                                        |
|---|------------|-------------------------------------------------------------|
|   | 13.10.2015 | Lecture CUDA Programming 1                                  |
|   | 19.10.2015 | Lecture CUDA Programming 2                                  |
| • | 20.10.2015 | Lecture CUDA Programming 3                                  |
|   | 26.10.2015 | Introduction Final Projects, Exercise 1 assigned            |
|   | 27.10.2015 | Questions and Answers (Q&A)                                 |
|   | 2.11.2015  | Lecture, Final Projects assigned, Ex. 1 due, Ex. 2 assigned |
|   | 3.11.2015  | Questions and Answers (Q&A)                                 |
|   | 9.11.2015  | Lecture, Exercise 2 due                                     |
|   | 10.11.2015 | Lecture                                                     |
|   | 16.11.2015 | Questions and Answers (Q&A)                                 |
|   | 17.11.2015 | Questions and Answers (Q&A)                                 |
|   | 23.11.2015 | 1 <sup>st</sup> Status Presentation Final Projects          |
|   | 24.11.2015 | 1st Status Presentation Final Projects (continued)          |
|   | 30.11.2015 |                                                             |
|   | 1.12.2015  | Prof. DrIng. Michael Goesele                                |

## Registering in TuCAN/Moodle



- I in TuCAN, you can register for a module and for a course within the module
- I only if you did both, you are actually registered for the course and automatically receive a Moodle account!
- I If you still haven't signed the HHLR account request, please do so *now*

## Today's Topics



- I refresher from last lecture: extension of simple matrix multiplication example to incorporate shared memory
- I fast memory access
  - bank conflicts in shared memory
  - I memory coalescing for global memory
- control flow
  - I avoiding divergence
- example: vector reduction

## Tiled Multiply Using Thread Blocks



tx

bsize-1

012

2

- one block computes one square sub-matrix P<sub>sub</sub> of size BLOCK\_SIZE
- l one thread computes one element of P<sub>sub</sub>
- assume that the dimensions of M and N are multiples of BLOCK\_SIZE and square shape

0

by <sub>1</sub>



0

Ν

bx

## Shared Memory Bank Conflicts



tx

bsize-1

2

threads in the same warp may have bank conflict for Nsub accesses

this should be minimal since the warp likely spans the horizontal direction, resulting in broadcast of Msub accesses and no/little conflict for N

by 1

accesses



0

bx

M

bsize-1



- I GPUs can be categorized into different classes according to their capabilities
- l compute capability
  - I major distinction between hardware architectures
  - 1.x (1.0, 1.1, 1.2, 1.3) NOT SUPPORTED ANYMORE!
  - 2.x (2.0, 2.1) for Fermi architecture
  - 3.x (3.0, 3.5, 3.7) for Kepler architecture
  - 5.x (5.0, 5.2, 5.3) for Maxwell architecture
- I see details on the next slides and in the CUDA C Programming Guide
- I requires different optimizations for different GPU generations



| Feature Support                                                                                                                 | Compute Capability |        |     |                       |     |  |
|---------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|-----|-----------------------|-----|--|
| (Unlisted features are supported for all compute capabilities)                                                                  | 2.x                | 3.0    | 3.2 | 3.5, 3.7,<br>5.0, 5.2 | 5.3 |  |
| Atomic functions operating on 32-bit integer values in global memory (Atomic Functions)                                         |                    |        | ·   |                       |     |  |
| atomicExch() operating on 32-bit floating point values in global memory (atomicExch())                                          |                    |        |     |                       |     |  |
| Atomic functions operating on 32-bit integer values in shared memory (Atomic Functions)                                         |                    |        |     |                       |     |  |
| atomicExch() operating on 32-bit floating point values in shared memory ( <a href="mailto:atomicExch()">atomicExch()</a> )      | nory               |        |     |                       |     |  |
| Atomic functions operating on 64-bit integer values in global memory (Atomic Functions)                                         |                    |        |     |                       |     |  |
| Warp vote functions (Warp Vote Functions)                                                                                       |                    |        |     |                       |     |  |
| Double-precision floating-point numbers                                                                                         |                    |        |     |                       |     |  |
| Atomic functions operating on 64-bit integer values in shared memory (Atomic Functions)                                         |                    |        | Yes |                       |     |  |
| Atomic addition operating on 32-bit floating point values in global and shared memory (atomicAdd())                             |                    |        |     |                       |     |  |
| ballot() ( <u>Warp Vote Functions</u> )                                                                                         |                    |        |     |                       |     |  |
| threadfence_system() ( <u>Memory Fence Functions</u> )                                                                          |                    |        |     |                       |     |  |
| syncthreads_count(),                                                                                                            |                    |        |     |                       |     |  |
| syncthreads_and(),                                                                                                              |                    |        |     |                       |     |  |
| syncthreads_or() ( <u>Synchronization Functions</u> )                                                                           |                    |        |     |                       |     |  |
| Surface functions ( <u>Surface Functions</u> )                                                                                  |                    |        |     |                       |     |  |
| 3D grid of thread blocks                                                                                                        |                    |        |     |                       |     |  |
| Unified Memory Programming                                                                                                      | No                 |        | ,   | /es                   |     |  |
| Funnel shift (see reference manual)                                                                                             | N                  | No Yes |     |                       |     |  |
| Dynamic Parallelism                                                                                                             | No Yes             |        | es  |                       |     |  |
| Half-precision floating-point operations: addition, subtraction, multiplication, comparison, warp shuffle functions, conversion | No Yes             |        |     |                       |     |  |



|                                                                                    | Compute Capability            |                      |       |     |      |     |     |     |
|------------------------------------------------------------------------------------|-------------------------------|----------------------|-------|-----|------|-----|-----|-----|
| Technical Specifications                                                           | 2.x                           | 3.0                  | 3.2   | 3.5 | 3.7  | 5.0 | 5.2 | 5.3 |
| Maximum number of resident grids per device ( <u>Concurrent Kernel Execution</u> ) | 16 4                          |                      | 4     |     | 32   |     |     | 16  |
| Maximum dimensionality of grid of thread blocks                                    | 3                             |                      |       |     |      |     |     |     |
| Maximum x-dimension of a grid of thread blocks                                     | 65535 2 <sup>31</sup> -1      |                      |       |     |      |     |     |     |
| Maximum y- or z-dimension of a grid of thread blocks                               | 65535                         |                      |       |     |      |     |     |     |
| Maximum dimensionality of thread block                                             |                               |                      |       |     | 3    |     |     |     |
| Maximum x- or y-dimension of a block                                               |                               |                      |       | 10  | 24   |     |     |     |
| Maximum z-dimension of a block                                                     |                               |                      |       | 6   | 64   |     |     |     |
| Maximum number of threads per block                                                |                               |                      |       | 10  | 24   |     |     |     |
| Warp size                                                                          |                               |                      |       | 3   | 32   |     |     |     |
| Maximum number of resident blocks per multiprocessor                               | 8                             | 8 16                 |       |     | 32   |     |     |     |
| Maximum number of resident warps per multiprocessor                                | 48 64                         |                      |       |     |      |     |     |     |
| Maximum number of resident threads per multiprocessor                              | 1536 2048                     |                      |       |     |      |     |     |     |
| Number of 32-bit registers per multiprocessor                                      | 32 K                          | 32 K 64 K 128 K 64 K |       |     |      |     |     |     |
| Maximum number of 32-bit registers per thread block                                | 32 K                          | 32 K 64 K 32         |       |     | 32 K |     |     |     |
| Maximum number of 32-bit registers per thread                                      | 6                             | 3                    |       |     | 25   | 55  |     |     |
| Maximum amount of shared memory per multiprocessor                                 | 48 KB 112 KB 64 KB 96 KB      |                      | 64 KB |     |      |     |     |     |
| Maximum amount of shared memory per thread block                                   | 48 KB                         |                      |       |     |      |     |     |     |
| Number of shared memory banks                                                      | 32                            |                      |       |     |      |     |     |     |
| Amount of local memory per thread                                                  | 512 KB                        |                      |       |     |      |     |     |     |
| Constant memory size                                                               | 64 KB                         |                      |       |     |      |     |     |     |
| Cache working set per multiprocessor for constant memory                           | 8 KB 10 KB                    |                      |       |     |      |     |     |     |
| Cache working set per multiprocessor for texture memory                            | 12 KB Between 12 KB and 48 KB |                      |       |     |      |     |     |     |
| Maximum width for a 1D texture reference bound to a CUDA array                     | 65536                         |                      |       |     |      |     |     |     |
| Maximum width for a 1D texture reference bound to linear                           |                               |                      |       | 2   | 27   |     |     |     |



#### I GPU to Capability mapping

l see also <a href="https://developer.nvidia.com/cuda-gpus">https://developer.nvidia.com/cuda-gpus</a>

| GeForce Desktop Pro     | ducts                 | GeForce Notebook Products |                       |  |  |
|-------------------------|-----------------------|---------------------------|-----------------------|--|--|
| GPU                     | Compute<br>Capability | GPU                       | Compute<br>Capability |  |  |
| GeForce GTX TITAN Z     | 3.5                   | GeForce GTX 980M          | 5.2                   |  |  |
| GeForce GTX TITAN Black | 3.5                   | GeForce GTX 970M          | 5.2                   |  |  |
| GeForce GTX TITAN       | 3.5                   | GeForce GTX 880M          | 3.0                   |  |  |
| GeForce GTX 980         | 5.2                   | GeForce GTX 870M          | 3.0                   |  |  |
| GeForce GTX 970         | 5.2                   | GeForce GTX 860M          | 3.0/5.0(**)           |  |  |
| GeForce GTX 780         | 3.5                   | GeForce GTX 850M          | 5.0                   |  |  |
| GeForce GTX 770         | 3.0                   | GeForce 840M              | 5.0                   |  |  |
| GeForce GTX 760         | 3.0                   | GeForce 830M              | 5.0                   |  |  |
| GeForce GTX 750 Ti      | 5.0                   | GeForce 820M              | 2.1                   |  |  |
| GeForce GTX 750         | 5.0                   | GeForce GTX 780M          | 3.0                   |  |  |
| GeForce GTX 690         | 3.0                   | GeForce GTX 770M          | 3.0                   |  |  |
| GeForce GTX 680         | 3.0                   | GeForce GTX 765M          | 3.0                   |  |  |
| GeForce GTX 670         | 3.0                   | GeForce GTX 760M          | 3.0                   |  |  |
| GeForce GTX 660 Ti      | 3.0                   | GeForce GTX 680MX         | 3.0                   |  |  |
| CoForce CTV 440         | 2.0                   | CoForce CTV 400M          | 2.0                   |  |  |

#### **CUDA Hardware**



- GPUs also have different numbers of multiprocessors
  - l see also <a href="https://developer.nvidia.com/cuda-gpus">https://developer.nvidia.com/cuda-gpus</a>

| Desktop                    |      |       | Laptop           |     |           |  |
|----------------------------|------|-------|------------------|-----|-----------|--|
| GPU                        | MPs  | Cores | GPU              | MPs | Cores     |  |
| Geforce GTX Titan X        | 24   | 3072  | Geforce GTX 980  | 16  | 2048      |  |
| Geforce GTX Titan Z        | 2x15 | 5760  | Geforce GTX 980M | 12  | 1536      |  |
| Geforce GTX Titan<br>Black | 15   | 2880  | Geforce GTX 970M | 10  | 1280      |  |
| Geforce GTX 980            | 16   | 2048  | Geforce GTX 880M | 12  | 1536      |  |
| Geforce GTX 970            | 13   | 1664  | Geforce GTX 870M | 11  | 1344      |  |
| Geforce GTX 780            | 12   | 2304  | Geforce GTX 860M | 6/5 | 1152/640* |  |
| Tesla K20X                 | 14   | 2688  | Geforce GTX 850M | 5   | 640       |  |

<sup>\* 1152</sup> for compute 3.0 (Kepler) or 640 for compute 5.0 (Maxwell) depending on the actual chip in the card (re-branding!)

## Parallel Memory Access



- I in a parallel machine, many threads access memory
  - I therefore, memory is divided into banks
  - lessential to achieve high bandwidth
- leach bank can service one address per cycle
  - a memory can service as many simultaneous accesses as it has banks
- I multiple simultaneous accesses to a bank result in a bank conflict
  - l conflicting accesses are serialized

Bank 0
Bank 1
Bank 2
Bank 3
Bank 4
Bank 5
Bank 6
Bank 7

Bank 31

## Bank Addressing Examples



- linear addressing with stride == 1
- no bank conflicts



- random 1:1 permutation
- l each thread accesses unique bank
- no bank conflicts



## Bank Addressing Examples



- linear addressing with
  stride == 2
- → 2 way bank conflicts
- Thread 0
  Thread 1
  Thread 2
  Thread 3
  Thread 4

  Bank 2
  Bank 3
  Bank 4
  Bank 5
  Bank 6
  Bank 7

Bank 31

- linear addressing with stride == 8
- → 8 way bank conflicts



hread

hread 18

hread 19

## How Addresses Map to Banks



- leach bank has a bandwidth of 32 bits per clock cycle
  - l e.g. 1 float
- successive 32 bit words are assigned to successive banks
  - I additional 64 bit mode<sub>3.x</sub>
- I current hardware has 32 banks (compute capability 2.x and up)
  - l so bank = address (in 32 bits) % 32
  - I same as the size of a warp

## **Shared Memory Bank Conflicts**



- the fast cases
  - I if all threads of a warp access different banks, there is no bank conflict
  - if subgroups of warp threads access the identical bank AND address, there is no bank conflict (multicast)
- I the slow case
  - I multiple threads in the same warp access the same bank but different addresses
  - → bank conflict
  - I must serialize the accesses
  - l cost = max # of simultaneous accesses to a single bank
- shared memory is said to be as fast as registers if there are no bank conflicts

## Linear Addressing



```
__shared__ float shared[256];
float foo = shared[baseIndex + s * threadIdx.x];
```

- I this is only bank-conflict-free if s shares no common factors with the number of banks
  - 32 banks on current architectures
  - → s must be odd



## Data Types and Bank Conflicts



this has no conflicts if type of shared is 32-bits

```
__shared__ float shared[256];
float foo = shared[bi+threadIdx.x];
```

I smaller data types led to bank conflicts with older hardware

```
__shared__ char shared[256];
char foo = shared[bi+threadIdx.x];
```

→ 4 way bank conflict

solved by multicast feature on 2.x cards



#### Structs and Bank Conflicts



I struct assignments compile into as many memory accesses as there are struct members

```
struct vector { float x, y, z; };
__shared__ struct vector vectors[64];
struct vector v = vectors[bi+threadIdx.x];
```

- this has no bank conflicts for vector
- struct size is 3 words
- I 3 accesses per thread,implicit stride of 3(no common factor with 32)



#### Structs and Bank Conflicts



struct assignments compile into as many memory accesses as there are struct members

```
struct myType { float f; char c; };
__shared__ struct myType myTypes[64];
struct myType m = myTypes[bi+threadIdx.x];
```

- this has bank conflicts for myType
- 1 2 accesses per thread
- I stride of 5 bytes



## Common Array Bank Conflict Patterns



- l 1D array
- leach thread loads 2 elements into shared memory

```
int tid = threadIdx.x;
shared[2*tid] = global[2*tid];
shared[2*tid+1] = global[2*tid+1];
```

- 2-way-interleaved loads result in2-way bank conflicts
- this makes sense for traditional CPU threads, locality in cache line usage, and reduced sharing traffic
- I not in shared memory usage where there is no cache line effects but banking effects



## Better Array Access Pattern



each thread loads one element in every consecutive group of blockDim elements.



## **Example: Vector Reduction**



compute the sum, max, ... of all elements in an array

```
float sum=0;
float array[128];
for (int i=0; i<128; i++) {
   sum += array[i];
}</pre>
```

I parallel implementation with logarithmic execution time

## **Vector Reduction**





#### Vector Reduction with Bank Conflicts





## No Bank Conflicts





## Common Bank Conflict Patterns (2D)



- loperating on 2D array of floats in shared memory
  - l e.g. image processing
- example: 32x32 submatrix (subimage)
  - l each thread processes a row
  - I threads in a block access the elements in each column simultaneously
  - I example: row 1 in purple
  - → 32-way bank conflicts rows all start at bank 0



## Common Bank Conflict Patterns (2D)



#### solution 1

- l pad the rows
- add one float to the end of each row
- stride becomes odd

#### solution 2

- I transpose before processing
- I suffer bank conflicts during transpose
- but possibly save them later
- I usually less writes than reads



## What about Matrix Multiplication?



- all warps in a block access the same row of M
- → broadcast!
- I all warps in a block access neighboring elements in a row as the access walks through neighboring columns!





## Matrix Mult. Shared Memory Usage



- l each block requires 2 \* WIDTH \* WIDTH \* 4 bytes of shared memory
  - for WIDTH = 32, each block requires 8KB
  - I depending on shared memory configuration 2 to 6 blocks can fit into the shared memory of an SMX
- l but:
  - l each SMX can only take 2048 threads (on K20X)
  - l each SMX can only take 2 blocks of 1024 threads each
- shared memory size is not a limitation for the Matrix Multiplication example
- For current GPUs its still not an issue

## **Global Memory Access**



device can access 32 bit, 64 bit, or 128 bit at once

```
__device__ type device[32];
type data = device[tid];
```

- I compiles to a single load instruction if
  - sizeof (type) is equal to 4, 8, or 16 and
  - variables of type type must be aligned to sizeof(type) bytes (that is, have their address be a multiple of sizeof(type)).
- I alignment requirement is automatically fulfilled for built-in types like float2 Or float4

## **Global Memory Access**



for structures, the size and alignment requirements can be enforced by the compiler using the alignment specifiers align (8) Or align\_(16)

```
struct __align__(8) { float a; float b; };
struct __align__(16) { float a; float b; float c;};
```

I for structures larger than 16 bytes, the compiler generates several load instructions

l compiles into two 128-bit load instructions

## Coalesced Global Memory Access



- I coalescing: combine loads from several threads in a warp into fewer transactions
- I will only consider compute capability 2.0 and up
  - I very strict rules on older hardware
- I global memory partitioned into continuous segments of 128 bytes
- I accessed via L1 and L2 cache which are aligned with these segments

## Coalesced Global Memory Access



- L1 cache has a line size of 128 bytes
  - 1 cache line per 128 byte segment
  - l used per default for CC 2.x only
- L2 cache has a line size of 32 bytes
  - → 4 cache lines per 128 byte segment
  - I used per default for CC 3.x
  - I used per default for CC 5.x, no L1 present for write access
- # transactions = # different cache lines accessed by a warp in a single load instruction

## Coalesced Global Memory Access





# Non-Coalesced Global Memory Access





5x32B / 2x128B



32x32B / 32x128B

# Enabling/Disabling caches



- L1 caching for global memory can be disabled at compile time for CC 2.x
- L1 caching for global memory can be enabled at compile time for some CC 3.x GPUs
- I inline assembly allows to mix global memory accesses which are cached in L1 cache or only L2 cache in the same kernel if and only if caching is enabled
- I in general it is not recommended to change the default behavior

# Load/Store Clustering/Batching



- use load to hide load latency
  - I (non-dependent load ops only)
  - I use same thread to help hide own latency (ILP)

instead of use

LD 0 (long latency) LD 0 (long latency)

Dependent MATH 0 LD 1 (long latency - hidden)

LD 1 (long latency) MATH 0

Dependent MATH 1 MATH 1

- I compiler handles this if enough non-dependent loads, math and registers are available
  - I that's why compiling a kernel might take a while

# ILP vs. TLP Example



- assume that a kernel has
  - 1 256-thread blocks
  - 4 independent instructions for each global memory load in the thread program
  - l each thread uses 10 registers
  - I global loads take 200 cycles
  - → 12 Blocks can run on each SMX 3.x

ILP has become a major factor in improving performance with 3.x and 5.x

- I if a compiler can use one more register to change the dependence pattern so that 8 independent instructions exist for each global memory load
  - I Only 11 can run on each SMP
  - 1 200/(8\*4) = 7 warps needed to tolerate the memory latency
  - 1 11 Blocks have 88 warps, performance can be actually higher!

### Control Flow



- l objectives
- I to understand the implications of control flow on
  - branch divergence overhead
  - SMP execution resource utilization
- I to learn better ways to write code with control flow
- I to understand compiler/HW predication designed to reduce the impact of control flow

### How Thread Blocks are Partitioned



- I thread blocks are partitioned into warps
  - I thread IDs within a warp are consecutive and increasing
  - I warp 0 starts with thread ID 0
- I partitioning is always the same
  - I thus you can use this knowledge in control flow
  - the exact size of warps may change between hardware generations (but extremely unlikely!)
- DO NOT rely on any ordering between warps
  - if there are any dependencies between threads in different warps in the same block, you must use \_\_syncthreads() to get correct results

### **Control Flow Instructions**



- main performance concern with branching is divergence
  - I threads within a single warp take different paths
  - I different execution paths are serialized on all GPUs
  - l control paths taken by the threads in a warp are traversed one at a time until there is no more
  - I no penalty for divergence between warps, as long as all threads within a warp follow the same path

### Control Flow Instructions



- I common case: divergence when branch condition is a function of thread ID
- example with divergence:

```
if (threadIdx.x > 2) \{ ... \}
```

- I creates two different control paths for threads in a block
- branch granularity < warp size</pre>
- I threads 0 and 1 follow different path than the rest of the threads in the first warp
- l example without divergence:

```
if (threadIdx.x / WARP_SIZE > 2) { ... }
```

- lalso creates two different control paths for threads in a block
- I branch granularity is a whole multiple of warp size
- I all threads in any given warp follow the same path

### Parallel Reduction



I given an array of values, "reduce" them to a single value in parallel

#### l examples

- sum reduction: sum of all values in the array
- I max reduction: maximum of all values in the array

### I typical parallel implementation:

- I recursively halve the number of threads
- I add two values per thread
- → takes log(n) steps for n elements
- requires n/2 threads

# Vector Reduction Example



- assume an in-place reduction using shared memory
  - I the original vector is in device global memory
  - the shared memory used to hold a partial sum vector
  - leach iteration brings the partial sum vector closer to the final sum
  - the final solution will be in element 0

# A Simple Implementation



```
// create array and load data into shared memory
 shared float partialSum[]
// actual load omitted
[\ldots]
unsigned int t = threadIdx.x;
unsigned int stride;
for (stride = 1; stride < blockDim.x; stride *= 2) {</pre>
  syncthreads();
  if (t % (2*stride) == 0)
     partialSum[t] += partialSum[t+stride];
```

## **Vector Reduction with Bank Conflicts**





# Vector Reduction w/ Branch Divergence





## Some Observations



- I in each iteration, two control flow paths will be sequentially traversed for each warp
  - I threads that perform addition and threads that do not
  - I threads that do not perform addition may cost extra cycles depending on the implementation of divergence
- I no more than half of threads will be executing at any time
  - I all odd index threads are disabled right from the beginning!
  - I on average, less than ¼ of the threads will be activated for all warps over time
  - l after the 5<sup>th</sup> iteration, entire warps in each block will be disabled, poor resource utilization but no divergence
  - this can go on for up to 4 more iterations (512/32=16= 24), where each iteration only has one thread activated until all warps retire

# Shortcomings of the Implementation



```
// create array and load data into shared memory
 shared float partialSum[]
// actual load omitted
[\ldots]
unsigned int t = threadIdx.x;
unsigned int stride;
for (stride = 1; stride < blockDim.x; stride *= 2) {</pre>
  syncthreads();
  // BAD interleaved decisions -> divergence
  if (t % (2*stride) == 0)
     // BAD bank conflicts in memory access
     partialSum[t] += partialSum[t+stride];
```

# **Better Implementation**



```
// create array and load data into shared memory
 shared float partialSum[]
// actual load omitted
[\ldots]
unsigned int t = threadIdx.x;
unsigned int stride;
for (stride = blockDim.x; stride > 1; ) {
  syncthreads();
  stride >> 1;
  if (t < stride)</pre>
     partialSum[t] += partialSum[t+stride];
```

# No Divergence until ≤ 16 Sub-Sums





## Some Observations



- now only the last 5 iterations will have divergence
- lentire warps will be shut down as iterations progress
  - for a 512-thread block, 4 iterations to shut down all but one warp in each block
  - better resource utilization, will likely retire warps and thus blocks faster
- I recall, no bank conflicts either

# (Dangerous?) Further Refinement



```
for last 6 loops only one warp active (i.e., tid's 0..31)
  shared reads & writes SIMD synchronous within a warp
  skip syncthreads() and unroll last iterations
// make sure that warp size is still 32
assert(WARP SIZE == 32);
unsigned int tid = threadIdx.x;
for (unsigned int d = n >> 1; d > 32; d >>= 1) {
   syncthreads();
  if (tid < d)
       shared[tid] += shared[tid + d];
[\ldots]
```

### Unsafe Further Refinement



```
for last 6 loops only one warp active (i.e., tid's 0..31)
  shared reads & writes SIMD synchronous within a warp
  skip syncthreads () and unroll last iterations
[\ldots]
 syncthreads();
if (tid <= 32) { // unroll last 6 steps
  shared[tid] += shared[tid + 32];
  shared[tid] += shared[tid + 16];
  shared[tid] += shared[tid + 8];
  shared[tid] += shared[tid + 4];
  shared[tid] += shared[tid + 2];
  shared[tid] += shared[tid + 1];
```

## Safe Further Refinement



- for last 6 loops only one warp active (i.e., tid's 0..31)
  - I threads in a single warp can communicate without shared memory using warp shuffling

```
[\ldots]
syncthreads();
if (tid <= 32) { // unroll last 6 steps</pre>
  float tmp = shared[tid] + shared[tid + 32];
  tmp += shfl xor(tmp, 16);
  tmp += shfl xor(tmp, 8);
  tmp += shfl xor(tmp, 4);
  tmp += shfl xor(tmp, 2);
  tmp += shfl xor(tmp, 1);
  shared[tid] = tmp;
```

## Advanced: Predicated Execution



l predicated statement

```
<p1> LDR r1,r2,0
```

- if p1 is TRUE, instruction executes normally
- I if p1 is FALSE, instruction treated as NOP

#### l example

# Predication Very Helpful for if-else







# Predication Very Helpful for if-else



- extra instructions will be issued at code execution
- I there is, however, no branch divergence
- I scheduler can optimize execution order

## Instruction Predication



- comparison instructions set condition codes (CC)
- I instructions can be predicated to write results only when CC meets criterion (CC != 0, CC >= 0, etc.)
- I compiler tries to predict if a branch condition is likely to produce many divergent warps
  - I if guaranteed not to diverge: only predicates if < 4 instructions
  - if not guaranteed: only predicates if < 7 instructions</p>
  - I may replace branches with instruction predication
- I all predicated instructions take execution cycles
  - I those with false conditions don't write their output or invoke memory loads and stores
  - I saves branch instructions, so can be cheaper than serializing divergent paths