## C: Array and String

| ор<br>0х01    | name<br>BRK | cycles<br>1 | adrmoo<br>imp | eflags NVBDIZC -1-1-                                                   |  |  |  |
|---------------|-------------|-------------|---------------|------------------------------------------------------------------------|--|--|--|
| functio (S)-= | inter       | PC:=(\$F    | FFE)          | $ \begin{array}{l} {\rm logic} \   PC = PC  +  1 \\                  $ |  |  |  |
| Examp         | Example BRK |             |               |                                                                        |  |  |  |

## $\mathtt{B}\mathrm{R}\mathrm{K}$

| ор<br>0х00             | name<br>BRK | cycles<br>1       | adr<br>imp | flags NVBDIZC -1-1-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|------------------------|-------------|-------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| descrip  functio (S)-= | inter       | rrupt<br>PC:=(\$F | FFE)       | $\begin{array}{l} \operatorname{logic} & \operatorname{PC} = \operatorname{PC} + 1 \\ & \operatorname{bPoke}(\operatorname{SP},\operatorname{PC}.\operatorname{h}) \\ & \operatorname{SP} = \operatorname{SP} - 1 \\ & \operatorname{bPoke}(\operatorname{SP},\operatorname{PC}.1) \\ & \operatorname{SP} = \operatorname{SP} - 1 \\ & \operatorname{bPoke}(\operatorname{SP},\ (\operatorname{P} \backslash \$10)\ ) \\ & \operatorname{SP} = \operatorname{SP} - 1 \\ & \operatorname{l} = \operatorname{bPeek}(\backslash \$\operatorname{FFFE}) \\ & \operatorname{h} = \operatorname{bPeek}(\backslash \$\operatorname{FFFF}) << 8 \\ & \operatorname{PC} = \operatorname{h} \operatorname{l} \end{array}$ |  |  |  |
| exampl                 | example BRK |                   |            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |

| ор<br>0х01           | name<br>ORA     | adr<br>izx | bytes<br>2 | cycles<br>2 | function A:=A or adr                                                       |
|----------------------|-----------------|------------|------------|-------------|----------------------------------------------------------------------------|
| flags                |                 | DIZC<br>*- |            | P           | $A = A \mid M$<br>$C \cdot N = A \cdot 7$<br>$C \cdot Z = (A = = 0)$ ? 1:0 |
| descrip<br>or v      | tion<br>vith ac | cumul      | ator       |             |                                                                            |
| example ORA (\$A5,X) |                 |            |            | c-fct       | cpu_6502_ora_izy                                                           |

| $\begin{array}{c} \text{example} \\ \text{BRK} \end{array}$                                                    |                                                                                                                                                                                                                     | ORA (\$A5,X)                                                      | ORA \$AB                                          |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------|
| ic                                                                                                             | PC = PC + 1 $bPoke (SP, PC. h)$ $SP = SP - 1$ $bPoke (SP, PC. 1)$ $SP = SP - 1$ $bPoke (SP, (P  $10))$ $SP = SP - 1$ $bPoke (SP (P  $10))$ $SP = SP - 1$ $1 = bPeek ($FFFE)$ $h = bPeek ($FFFF) < < 8$ $PC = h   1$ | $A = A \mid M$<br>P.N = A.7<br>P.Z = (A==0) ? 1:0                 | $A = A \mid M$<br>P.N = A.7<br>P.Z = (A==0) ? 1:0 |
| $\begin{array}{ll} {\rm flags} & {\rm logic} \\ {\rm NVBDIZC} \end{array}$                                     | -1-1-                                                                                                                                                                                                               | NVBDIZC<br>**-                                                    | NVBDIZC<br>**-                                    |
| function<br>interrupt                                                                                          | (S)-=:PC,P<br>PC:=(\$FFFE)                                                                                                                                                                                          | or with accumulator A:=A or adr                                   | or with accumulator $A:=A$ or adr                 |
| cycles adr"-mode 0 imp                                                                                         |                                                                                                                                                                                                                     | izx                                                               | dz                                                |
| $ \begin{array}{c} \text{cycles} \\ 0 \end{array} $                                                            |                                                                                                                                                                                                                     | 9                                                                 | က                                                 |
| $\underset{1}{\text{bytes}}$                                                                                   |                                                                                                                                                                                                                     | 62                                                                | 7                                                 |
| $\begin{array}{ccc} \text{opcode} & \text{mnmonic} & \text{bytes} \\ \text{0x00} & \text{BRK} & 1 \end{array}$ |                                                                                                                                                                                                                     | ORA                                                               | ORA                                               |
| $\begin{array}{c} \rm opcode \\ 0x00 \end{array}$                                                              |                                                                                                                                                                                                                     | $ig  egin{array}{c} \mathbf{Text1} \ 0 \mathrm{x} 01 \end{array}$ | 0x05                                              |

Table 1: opcode table

| ор<br>0х00     | name<br>BRK                  | adr<br>imp | bytes<br>1 | cycles<br>0                     | function (S)-=:PC,P PC:=(\$FFFE)                                                                                                              |
|----------------|------------------------------|------------|------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| flags  descrip | NVBD<br>1-<br>tion<br>errupt |            |            | b<br>S<br>b<br>S<br>b<br>S<br>1 | CC = PC + 1 PPoke(SP,PC.h) P = SP - 1 PPoke(SP,PC.l) P = SP - 1 PPoke(SP, (P \$10) ) P = SP - 1 = bPeek(\$FFFE) = bPeek(\$FFFF)<<8 CC = h   1 |
| exampl         |                              | RK         |            | c-fct                           | <pre>void cpu_6502_BRK_imp();</pre>                                                                                                           |

```
name
                  \displaystyle \mathop{\mathrm{imp}}^{\mathrm{adr}}
                                              \frac{\rm logic}{\rm PC}\,=\,{\rm PC}\,+\,1
                           NVBDIZC
0x00
         BRK
                            -1-1--
                                                     bPoke(SP,PC.h)
                                                     SP = \hat{SP} - 1
                            ^{\rm bytes}_{\rm 1b}
                                     cycles
example
                                                     bPoke(SP,PC.1)
          BRK
                                       1c
                                                    SP = SP - 1
bPoke(SP, (P|\$10))
                                                     SP = SP - 1
        interrupt
                                                     l = bPeek($FFFE)
                                                     h = bPeek($FFFF)<<8
\stackrel{\mathrm{description}}{\text{(S)-=:PC,P PC:=(\$FFFE)}}
                                                    PC = h \mid l
void cpu_6502_BRK_imp();
```

```
name
               \overset{\mathrm{adr}}{\mathbf{i}}\mathrm{mp}
                                       logic PC = PC + 1
                         NVBDIZC
0x00
       BRK
                         --1-1--
                                            bPoke(SP,PC.h)
                                            SP = SP - 1
                       bytes 1
example
                               cycles
                                            bPoke(SP,PC.1)
       BRK
                                            SP = SP - 1
bPoke(SP, (P|$10))
description
                                            SP = SP - 1
             interrupt
                                            1 = bPeek($FFFE)
                                            h = bPeek($FFFF) << 8
                                            PC = h | 1
  (S)-=:PC,P PC:=($FFFE)
                                       comment
\stackrel{c-fct}{\text{void cpu\_6502\_BRK\_imp();}}
```

```
name
                                           logic A = A | M
                 \operatorname{adr}
                            NVBDIZC
0x01
        0RA
                  izx
                            *---*-
                                                 P.N = A.7
                                                  P.Z = (A==0) ? 1:0
{\stackrel{\rm example}{{\rm ORA}}} \ (\${\rm A5,X})
                          \quad \text{bytes} \quad
                                   cycles
                                     6
                                           comment
description
      or with accumulator
formal
            A := A \text{ or adr}
 void cpu_6502_ORA_izx();
```

 $_{
m bho1@bfh.ch}$ 

| ор<br>0х05                    | name<br>ORA                                                                                                | adr<br><b>z</b> p |        | DIZC<br>*-                    | logic A = A   M<br>P.N = A.7 |
|-------------------------------|------------------------------------------------------------------------------------------------------------|-------------------|--------|-------------------------------|------------------------------|
|                               | $ \begin{array}{ccc} \text{example} & \text{bytes} & \text{cycles} \\ \text{ORA $AB} & 2 & 3 \end{array} $ |                   |        | P.Z = (A==0) ? 1:0<br>comment |                              |
| descrip                       |                                                                                                            | accur             | nulato | r                             |                              |
| formal A:=A or adr            |                                                                                                            |                   |        |                               |                              |
| c-fct void cpu_6502_ORA_zp(); |                                                                                                            |                   |        | p();                          |                              |

| ор<br>0х06   | name<br>ASL                     | adr<br><b>z</b> p |          | DIZC<br>**                      | logic P.C = B.7 B = (B << 1) & \$FE |
|--------------|---------------------------------|-------------------|----------|---------------------------------|-------------------------------------|
| exampl<br>A  | $\widehat{A}$ SL $\$AB$ $2$ $5$ |                   |          | P.N = B.7<br>P.Z = (B==0) ? 1:0 |                                     |
| descrip      |                                 | netic sh          | ift left | ;                               |                                     |
| formal       | ad                              | r := adr          | *2       |                                 |                                     |
| c-fct<br>voi | c-fct void cpu_6502_ASL_zp();   |                   |          |                                 |                                     |

| ор<br>0х08                     | name<br>PHP                                                                                          | adr<br>imp | NVBDIZC |     | logic bPoke(SP,P) SP = SP - 1 |
|--------------------------------|------------------------------------------------------------------------------------------------------|------------|---------|-----|-------------------------------|
| exampl                         | $\begin{array}{ccc} \text{example} & \text{bytes} & \text{cycles} \\ \text{PHP} & 1 & 3 \end{array}$ |            |         |     | comment                       |
| descrip<br>pus                 | tion<br>h proce                                                                                      | essor s    | tatus ( | SR) |                               |
| formal                         | (                                                                                                    | (S)-:=I    | )       |     |                               |
| c-fct void cpu_6502_PHP_imp(); |                                                                                                      |            |         |     |                               |

| op<br>0x09                                | orane<br>oran                                                                                                                | adr<br>imm |  | DIZC<br>*-                    | logic A = A   M<br>P.N = A.7 |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|------------|--|-------------------------------|------------------------------|
| exampl<br>OF                              | $ \begin{array}{c cccc} \text{example} & \text{bytes} & \text{cycles} \\ \text{ORA} & \#\$\text{AB} & 2 & 2 \\ \end{array} $ |            |  | P.Z = (A==0) ? 1:0<br>comment |                              |
|                                           | description or with accumulator                                                                                              |            |  |                               |                              |
| formal                                    | formal A:=A or adr                                                                                                           |            |  |                               |                              |
| <pre>c-fct void cpu_6502_ORA_imm();</pre> |                                                                                                                              |            |  | m();                          |                              |

| op<br>0x0A    | name<br>ASL | adr<br>imp     |            | DIZC<br>** | logic P.C = B.7<br>B = (B << 1) & \$FE |
|---------------|-------------|----------------|------------|------------|----------------------------------------|
| exampl        | e ASL       |                | bytes<br>1 | cycles 2   | P.N = B.7<br>P.Z = (B==0) ? 1:0        |
| descrip       |             | etic sh        | ift left   |            |                                        |
| formal        | ad          | r:=adr         | ·*2        |            |                                        |
| c-fct<br>void | cpu_        | 6502_ <i>I</i> | ASL_im     | p();       |                                        |

| op<br>0x0D                     | name<br>ORA                     | adr<br>abs | NVBI             | DIZC<br>*- | logic A = A   M P.N = A.7     |
|--------------------------------|---------------------------------|------------|------------------|------------|-------------------------------|
| exampl<br>OR                   | e<br>A \$AB                     | BCD        | bytes cycles 3 4 |            | P.Z = (A==0) ? 1:0<br>comment |
|                                | description or with accumulator |            |                  |            |                               |
| formal                         | formal A:=A or adr              |            |                  |            |                               |
| c-fct void cpu_6502_ORA_abs(); |                                 |            |                  | s();       |                               |

| op<br>0x0E    | name<br>ASL | adr<br>abs     |                | DIZC<br>** | logic P.C = B.7<br>B = (B << 1) & \$FE |
|---------------|-------------|----------------|----------------|------------|----------------------------------------|
| exampl<br>AS  | e<br>L \$AB | CD             | bytes cycles 6 |            | P.N = B.7<br>P.Z = (B==0) ? 1:0        |
| descrip       |             | etic sh        | ift left       |            |                                        |
| formal        | ad          | r:=adr         | *2             |            |                                        |
| c-fct<br>void | cpu_        | 6502_ <i>I</i> | ASL_ab         | s();       |                                        |

| ор<br>0х10                        | name<br>BPL          | adr<br>rel | NVBDIZC          |  | logic | (P. | N == | 0) | GOTO | (PC+M) |
|-----------------------------------|----------------------|------------|------------------|--|-------|-----|------|----|------|--------|
| exampl<br>B                       | e<br>PL \$A          | В          | bytes cycles 2 3 |  |       |     |      |    |      |        |
| descrip<br>branc                  | tion<br>h on p       | lus (ne    | gative           |  |       |     |      |    |      |        |
| formal                            | formal branch on N=0 |            |                  |  |       |     |      |    |      |        |
| c-fct<br>void cpu_6502_BPL_rel(); |                      |            |                  |  |       |     |      |    |      |        |

| ор<br>0х11    | name<br>ORA                               | adr<br>izy |  | DIZC<br>*-                    | logic A = A   M<br>P.N = A.7 |
|---------------|-------------------------------------------|------------|--|-------------------------------|------------------------------|
| exampl<br>OR  | TO A (CAE) SZ I ČA I ČE F                 |            |  | P.Z = (A==0) ? 1:0<br>comment |                              |
|               | description or with accumulator           |            |  | r                             |                              |
| formal        | A:=A  or adr                              |            |  |                               |                              |
| c-fct<br>void | <pre>c-fct void cpu_6502_ORA_izy();</pre> |            |  |                               |                              |

| ор<br>0х15    | name<br>ORA                       | adr<br><b>z</b> px |                | DIZC<br>*- | logic A = A   M<br>P.N = A.7  |
|---------------|-----------------------------------|--------------------|----------------|------------|-------------------------------|
| exampl<br>OR  | e<br>A \$AI                       | 3,X                | bytes cycles 2 |            | P.Z = (A==0) ? 1:0<br>comment |
|               | description or with accumulator   |                    |                |            |                               |
| formal        | formal A:=A or adr                |                    |                |            |                               |
| c-fct<br>void | c-fct<br>void cpu_6502_ORA_zpx(); |                    |                |            |                               |

| ор<br>0х16    | name<br>ASL                       | adr<br><b>z</b> px |                  | DIZC<br>** | logic P.C = B.7 B = (B << 1) & \$FE |
|---------------|-----------------------------------|--------------------|------------------|------------|-------------------------------------|
| exampl<br>AS  | EL \$AE                           | 3,X                | bytes cycles 2 6 |            | P.N = B.7<br>P.Z = (B==0) ? 1:0     |
|               | description arithmetic shift left |                    |                  |            |                                     |
| formal        | ad                                | r:=adr             | *2               |            |                                     |
| c-fct<br>void | cpu_                              | 6502_ <i>I</i>     | SL_zp            | x();       |                                     |

| ор<br>0х18    | name<br>CLC                                                                          | adr<br>imp | NVBDIZC<br>0 |  | logic P.C = 0 |
|---------------|--------------------------------------------------------------------------------------|------------|--------------|--|---------------|
| exampl        | $\begin{array}{c c} \text{example} & \text{bytes} \\ \text{CLC} & 1 & 2 \end{array}$ |            |              |  |               |
| descrip       | description clear carry                                                              |            |              |  |               |
| formal        |                                                                                      | C:=0       |              |  |               |
| c-fct<br>void | c-fct void cpu_6502_CLC_imp();                                                       |            |              |  |               |

 $_{
m bho1@bfh.ch}$ 

```
logic A = A | M
      name
              adr
aby
^{\mathrm{op}}
                      NVBDIZC
0x19 | 0RA
                                        P.N = A.7
                                        P.Z = (A==0) ? 1:0
example
ORA $ABCD,Y
                     bytes
                            cycles
                             4
                                   comment
description
     or with accumulator
formal
         A := A \text{ or adr}
c-fct
void cpu_6502_ORA_aby();
```

| op<br>0x1D    | name<br>ORA                       | adr<br><b>a</b> bx | NVBI           | DIZC<br>*- | logic A = A   M<br>P.N = A.7  |
|---------------|-----------------------------------|--------------------|----------------|------------|-------------------------------|
| exampl<br>ORA | e<br>\$AB(                        | CD,X               | bytes cycles 4 |            | P.Z = (A==0) ? 1:0<br>comment |
|               | description or with accumulator   |                    |                |            |                               |
| formal        | A:=A  or adr                      |                    |                |            |                               |
| c-fct<br>void | c-fct<br>void cpu_6502_ORA_abx(); |                    |                |            |                               |

| op<br>0x1E    | name<br>ASL                       | adr<br>abx |         | DIZC<br>** | logic P.C = B.7<br>B = (B << 1) & \$FE |
|---------------|-----------------------------------|------------|---------|------------|----------------------------------------|
| exampl<br>ASL | e<br>\$ABC                        | D,X        | bytes 3 | cycles 7   | P.N = B.7<br>P.Z = (B==0) ? 1:0        |
|               | description arithmetic shift left |            |         |            | Comment                                |
| formal        | ad                                | r:=adr     | *2      |            |                                        |
| c-fct<br>void | c-fct void cpu_6502_ASL_abx();    |            |         |            |                                        |

```
logic t = PC - 1
        name
                \operatorname{adr}
                          NVBDIZC
0x20
        JSR
                 \mathtt{abs}
                                               bPoke(SP,t.h)
                                               SP = SP - 1
                                 cycles 6
_{\rm JSR~\$ABCD}^{\rm example}
                        \overset{\mathrm{bytes}}{3}
                                               bPoke(SP,t.1)
                                               SP = SP - 1
PC = $A5B6
description jump subroutine
                                         comment
formal
       (S)-:=PC PC:=adr
 void cpu_6502_JSR_abs();
```

7 bho1@bfh.ch

| ор<br>0х24   | name<br>BIT                      | adr<br><b>z</b> p |       | DIZC | logic t = A & M P.N = t.7 P.V = t.6 |
|--------------|----------------------------------|-------------------|-------|------|-------------------------------------|
| exampl<br>B  | e<br>IT \$A                      | ·                 |       |      | P.Z = (t==0) ? 1:0                  |
| descrip      |                                  | bit test          | t     |      |                                     |
| formal N:    | =b7 V:                           | =b6 Z             | :=A&a | adr  |                                     |
| c-fct<br>voi | c-fct<br>void cpu_6502_BIT_zp(); |                   |       |      |                                     |

| ор<br>0х25   | name<br>AND                        | adr<br><b>z</b> p |        | DIZC<br>*- | logic A = A & M<br>P.N = A.7  |
|--------------|------------------------------------|-------------------|--------|------------|-------------------------------|
| exampl<br>A  |                                    | man la la F       |        |            | P.Z = (A==0) ? 1:0<br>comment |
|              | description and (with accumulator) |                   |        | or)        |                               |
| formal       | A                                  | =A&a              | dr     |            |                               |
| c-fct<br>voi | d cpu_                             | 6502_             | AND_zp | o();       |                               |

| ор<br>0x26   | name<br>ROL                                                                                                   | adr<br><b>z</b> p |     | DIZC<br>**                                   | logic t = B.7<br>B = (B << 1) & \$FE |
|--------------|---------------------------------------------------------------------------------------------------------------|-------------------|-----|----------------------------------------------|--------------------------------------|
| exampl<br>R  | $ \begin{array}{ccc} \text{xample} & \text{bytes} & \text{cycles} \\ \text{ROL \$AB} & 2 & 5 \\ \end{array} $ |                   |     | B = B   P.C<br>P.C = t<br>P.Z = (B==0) ? 1:0 |                                      |
| descrip      | description rotate left                                                                                       |                   |     |                                              | P.N = B.7                            |
| formal       | adr:                                                                                                          | =adr*:            | 2+C |                                              |                                      |
| c-fct<br>voi | c-fct<br>void cpu_6502_ROL_zp();                                                                              |                   |     |                                              |                                      |

| ор<br>0х28    | name<br>PLP                                                                                                  | adr<br>imp | NVBI | DIZC<br>**** | logic SP = SP + 1<br>P = bPeek(SP) |
|---------------|--------------------------------------------------------------------------------------------------------------|------------|------|--------------|------------------------------------|
| exampl        | $\begin{array}{c c} \mathrm{example} & \mathrm{bytes} & \mathrm{cycles} \\ \mathrm{PLP} & 1 & 4 \end{array}$ |            |      |              | comment                            |
|               | description pull processor status (SR)                                                                       |            |      | SR)          |                                    |
| formal        | F                                                                                                            | P:=+(S     | 5)   |              |                                    |
| c-fct<br>void | c-fct void cpu_6502_PLP_imp();                                                                               |            |      |              |                                    |

| ор<br>0х29    | name<br>AND                        | adr<br>imm | NVBDIZC<br>**- |     | logic A = A & M<br>P.N = A.7 |
|---------------|------------------------------------|------------|----------------|-----|------------------------------|
|               | VD #\$.                            | AB         | bytes cycles 2 |     | P.Z = (A==0) ? 1:0           |
| descrip       | description and (with accumulator) |            |                | or) |                              |
| formal        | formal A:=A&adr                    |            |                |     |                              |
| c-fct<br>void | c-fct<br>void cpu_6502_AND_imm();  |            |                |     |                              |

| op<br>0x2A    | name<br>ROL         | adr<br>imp |            | DIZC<br>** | logic t = B.7<br>B = (B << 1) & \$FE                      |
|---------------|---------------------|------------|------------|------------|-----------------------------------------------------------|
| exampl        | ROL                 |            | bytes<br>1 | cycles 2   | B = B   P.C<br>P.C = t<br>P.Z = (B==0) ? 1:0<br>P.N = B.7 |
| descrip       |                     | otate le   | eft        |            | comment                                                   |
| formal        | formal adr:=adr*2+C |            |            |            |                                                           |
| c-fct<br>void | cpu_                | 6502_F     | ROL_im     | p();       |                                                           |

| op<br>0x2C    | name<br>BIT                       | adr<br>abs |            | DIZC<br>*- | logic t = A & M<br>P.N = t.7    |
|---------------|-----------------------------------|------------|------------|------------|---------------------------------|
| exampl<br>BI  | е<br>Г \$АВ                       | CD         | bytes<br>3 | cycles 4   | P.V = t.6<br>P.Z = (t==0) ? 1:0 |
| descrip       | description bit test              |            |            |            | comment                         |
| formal N:     | formal N:=b7 V:=b6 Z:=A&adr       |            |            |            |                                 |
| c-fct<br>void | c-fct<br>void cpu_6502_BIT_abs(); |            |            |            |                                 |

| op<br>0x2E                                | name<br>ROL  | adr<br>abs | *          | DIZC<br>**  | logic t = B.7<br>B = (B << 1) & \$FE<br>B = B   P.C |
|-------------------------------------------|--------------|------------|------------|-------------|-----------------------------------------------------|
| exampl<br>RO<br>descrip                   | L \$AB       | CD         | bytes<br>3 | cycles<br>6 | P.C = t<br>P.Z = (B==0) ? 1:0<br>P.N = B.7          |
| formal                                    |              | otate le   | eft        |             | comment                                             |
|                                           | adr:=adr*2+C |            |            |             |                                                     |
| <pre>c-fct void cpu_6502_ROL_abs();</pre> |              |            |            | s();        |                                                     |

| ор<br>0х30       | name<br>BMI                    | adr<br>rel | NVBI    | NVBDIZC |  | if<br>ent | (P.N | [ == | 1) | GOTO | (PC+M) |
|------------------|--------------------------------|------------|---------|---------|--|-----------|------|------|----|------|--------|
| exampl<br>B      | e<br>MI \$A                    | В          | bytes 2 |         |  |           |      |      |    |      |        |
| descrip<br>branc | tion<br>h on m                 | ninus (1   | negativ | re set) |  |           |      |      |    |      |        |
| formal           | formal branch on N=1           |            |         |         |  |           |      |      |    |      |        |
| c-fct<br>void    | c-fct void cpu_6502_BMI_rel(); |            |         |         |  |           |      |      |    |      |        |

| ор<br>0х31    | name<br>AND                       | adr<br>izy |                  | DIZC<br>*- | logic A = A & M<br>P.N = A.7  |
|---------------|-----------------------------------|------------|------------------|------------|-------------------------------|
| exampl<br>AN  | ė (\$A5                           | 5),X       | bytes cycles 2 5 |            | P.Z = (A==0) ? 1:0<br>comment |
| descrip       | tion<br>id (wit                   | h accu     | cumulator)       |            |                               |
| formal        | formal A:=A&adr                   |            |                  |            |                               |
| c-fct<br>void | c-fct<br>void cpu_6502_AND_izy(); |            |                  |            |                               |

```
logic A = A & M
        name
                \mathop{\mathtt{zpx}}^{\mathrm{adr}}
^{\mathrm{op}}
                           NVBDIZC
0x35 AND
                                                P.N = A.7
                                                P.Z = (A==0) ? 1:0
example
AND $AB,X
                                 cycles
                                   4
                                          comment
description and (with accumulator)
formal
            A := A \& adr
\overline{\mathrm{c-fct}}
 void cpu_6502_AND_zpx();
```

```
logic t = B.7
             adr
zpx
op
      name
                      NVBDIZC
0x36 ROL
                                       B = (B << 1) & FE
                                       B = B | P.C
example
ROL $AB,X
                    \overset{\text{bytes}}{2}
                           cycles
                                       P.C = t
                             6
                                       P.Z = (B==0) ? 1:0
                                       P.N = B.7
description
           rotate left
                                  comment
formal
        adr := adr *2 + C
c-fct
void cpu_6502_ROL_zpx();
```

| ор<br>0х38    | name<br>SEC                    | adr<br>imp |            | DIZC<br>1 | logic P.C = 1 |
|---------------|--------------------------------|------------|------------|-----------|---------------|
| exampl        | e<br>SEC                       |            | bytes<br>1 | cycles 2  |               |
| descrip       | description set carry          |            |            |           |               |
| formal        |                                | C:=1       |            |           |               |
| c-fct<br>void | c-fct void cpu_6502_SEC_imp(); |            |            |           |               |

| ор<br>0х39    | name<br>AND                       | adr<br>aby |         | DIZC<br>*- | logic A = A & M<br>P.N = A.7 |
|---------------|-----------------------------------|------------|---------|------------|------------------------------|
| exampl<br>AND | °\$ABC                            | CD,Y       | bytes 3 | cycles 4   | P.Z = (A==0) ? 1:0           |
| descrip       |                                   | h accu     | mulato  | or)        |                              |
| formal        | formal A:=A&adr                   |            |         |            |                              |
| c-fct<br>void | c-fct<br>void cpu_6502_AND_aby(); |            |         |            |                              |

```
logic t = B.7
op
       name
                 \operatorname{adr}
                           NVBDIZC
0x3E ROL
                 \mathbf{a} \mathbf{b} \mathbf{x}
                                                 B = (B << 1) & FE
                                                 B = B \mid P.C
                                  cycles 7
                         \overset{\mathrm{bytes}}{3}
_{\rm ROL~\$ABCD,X}^{\rm example}
                                                 P.C = t
                                                 P.Z = (B==0) ? 1:0
                                                P.N = B.7
description
             rotate left
                                           comment
formal
          adr := adr *2 + C
c-fct
void cpu_6502_ROL_abx();
```

| ор<br>0х40    | name<br>RTI                       | adr<br>imp |            | DIZC<br>**** | logic SP = SP - 1 P = bPeek(SP) SP = SP - 1 |
|---------------|-----------------------------------|------------|------------|--------------|---------------------------------------------|
| exampl        | e<br>RTI                          |            | bytes<br>1 | cycles 6     | 1 = bPeek(SP)<br>SP = SP - 1                |
|               | lescription return from interrupt |            |            | t            | h = bPeek(SP) << 8 PC = h   1 comment       |
| formal        | P,PC:=+(S)                        |            |            |              |                                             |
| c-fct<br>void | cpu_                              | 6502_F     | RTI_im     | p();         |                                             |

| ор<br>0х41    | name<br>EOR                              | adr<br>izx                |  | DIZC<br>*- | logic A = A ^ M P.N = A.7     |
|---------------|------------------------------------------|---------------------------|--|------------|-------------------------------|
| exampl<br>EO  | e<br>R (\$A5                             | (\$A5,X) bytes cycles $6$ |  |            | P.Z = (A==0) ? 1:0<br>comment |
| descrip       | escription clusive or (with accumulator) |                           |  | ılator)    |                               |
| formal        | formal A:=A exor adr                     |                           |  |            |                               |
| c-fct<br>void | c-fct<br>void cpu_6502_EOR_izx();        |                           |  |            |                               |

| ор<br>0х45      | EOR                                         | adr<br><b>z</b> p |                  | DIZC<br>*- | logic A = A ^ M P.N = A.7 |
|-----------------|---------------------------------------------|-------------------|------------------|------------|---------------------------|
| examp<br>E      | OR \$A                                      | В                 | bytes cycles 2 3 |            | P.Z = (A==0) ? 1:0        |
| descri<br>exclu | description exclusive or (with accumulator) |                   | ılator)          |            |                           |
| forma           | formal A:=A exor adr                        |                   |                  |            |                           |
| c-fct<br>voi    | c-fct void cpu_6502_EOR_zp();               |                   |                  | o();       |                           |

| ор<br>0х46                       | name<br>LSR              | adr<br><b>z</b> p |                  | DIZC<br>** | logic P.N = 0 P.C = B.0                   |
|----------------------------------|--------------------------|-------------------|------------------|------------|-------------------------------------------|
| exampl<br>L                      | e<br>SR \$A              | В                 | bytes cycles 2 5 |            | B = (B >> 1) & \$7F<br>P.Z = (B==0) ? 1:0 |
| descrip                          | tion logical shift right |                   |                  | comment    |                                           |
| adr:=adr/2                       |                          |                   |                  |            |                                           |
| c-fct<br>void cpu_6502_LSR_zp(); |                          |                   |                  | o();       |                                           |

| ор<br>0х48    | name<br>PHA                  | adr<br>imp | NVBDIZC    |          | logic bPoke(SP,A) SP = SP - 1 |
|---------------|------------------------------|------------|------------|----------|-------------------------------|
| exampl        | e<br>PHA                     |            | bytes<br>1 | cycles 3 | comment                       |
| descrip       | description push accumulator |            |            |          |                               |
| formal        | (                            | (S)-:= $A$ | A          |          |                               |
| c-fct<br>void | cpu_                         | 6502_F     | PHA_im     | p();     |                               |

| ор<br>0х49        | name<br>EOR                                                                                                   | adr<br>imm |  | DIZC<br>*-                  | logic A = A ~ M<br>P.N = A.7 |
|-------------------|---------------------------------------------------------------------------------------------------------------|------------|--|-----------------------------|------------------------------|
| exampl<br>EC      | $\stackrel{\text{example}}{\text{EOR}} \#\$ AB \qquad \stackrel{\text{bytes}}{2} \stackrel{\text{cycles}}{2}$ |            |  | P.Z = (A==0) ? 1:0  comment |                              |
| descrip<br>exclus | description exclusive or (with accumulator)                                                                   |            |  | ılator)                     |                              |
| formal            | formal A:=A exor adr                                                                                          |            |  |                             |                              |
| c-fct<br>void     | c-fct<br>void cpu_6502_EOR_imm();                                                                             |            |  | m();                        |                              |

| op<br>0x4A    | name<br>LSR                     | adr<br>imp |                  | DIZC<br>** | logic P.N = 0<br>P.C = B.O                |
|---------------|---------------------------------|------------|------------------|------------|-------------------------------------------|
| exampl        | e LSR                           |            | bytes cycles 1 2 |            | B = (B >> 1) & \$7F<br>P.Z = (B==0) ? 1:0 |
| descrip       | description logical shift right |            |                  |            |                                           |
| formal        | ad                              | r:=adr     | -/2              |            |                                           |
| c-fct<br>void | cpu_                            | 6502_I     | SR_im            | p();       |                                           |

| op<br>0x4C                     | name<br>JMP | adr<br>abs | NVBDIZC        |  | logic PC = M |
|--------------------------------|-------------|------------|----------------|--|--------------|
| exampl<br>JM                   | e<br>P \$AB | CD         | bytes cycles 3 |  |              |
| descrip                        | tion        | jump       |                |  |              |
| formal                         | F           | C:=ac      | lr             |  |              |
| c-fct void cpu_6502_JMP_abs(); |             |            |                |  |              |

| op<br>0x4D        | name<br>EOR                                                                                                                                                          | adr<br>abs |        | DIZC<br>*-         | logic A = A ~ M<br>P.N = A.7 |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|--------------------|------------------------------|
| exampl<br>EO      | $\begin{array}{c c} \text{ample} \\ \text{EOR $ABCD} & \begin{array}{c} \text{bytes} \\ 3 \end{array} & \begin{array}{c} \text{cycles} \\ 4 \end{array} \end{array}$ |            |        | P.Z = (A==0) ? 1:0 |                              |
| descrip<br>exclus | description exclusive or (with accumulator)                                                                                                                          |            |        | ılator)            |                              |
| formal            | A:=                                                                                                                                                                  | A exor     | adr    |                    |                              |
| c-fct<br>void     | cpu_                                                                                                                                                                 | 6502_E     | EOR_ab | s();               |                              |

| op<br>0x4E    | name<br>LSR                     | adr<br>abs |                | DIZC<br>** | logic P.N = 0<br>P.C = B.O                |
|---------------|---------------------------------|------------|----------------|------------|-------------------------------------------|
| exampl<br>LSI | e<br>R \$AB                     | CD         | bytes cycles 6 |            | B = (B >> 1) & \$7F<br>P.Z = (B==0) ? 1:0 |
| descrip       | description logical shift right |            |                |            |                                           |
| formal        | formal adr:=adr/2               |            |                |            |                                           |
| c-fct<br>void | cpu_                            | 6502_I     | SR_ab          | s();       |                                           |

| ор<br>0x50                        | name<br>BVC | <sup>adr</sup><br>rel | NVBDIZC          |  | logic | if   | (P.V | == | 0) | GOTO | (PC+M) |
|-----------------------------------|-------------|-----------------------|------------------|--|-------|------|------|----|----|------|--------|
|                                   |             |                       |                  |  | comn  | nent |      |    |    |      |        |
| exampl<br>B                       | e<br>VC \$A | .В                    | bytes cycles 2 3 |  |       |      |      |    |    |      |        |
| descrip<br>br                     |             | n overi               | low cle          |  |       |      |      |    |    |      |        |
| branch on V=0                     |             |                       |                  |  |       |      |      |    |    |      |        |
| c-fct<br>void cpu_6502_BVC_rel(); |             |                       |                  |  |       |      |      |    |    |      |        |

| ор<br>0х51    | name<br>EOR                                 | adr<br>izy |                | DIZC<br>*- | logic A = A ~ M<br>P.N = A.7 |
|---------------|---------------------------------------------|------------|----------------|------------|------------------------------|
| exampl<br>EO  | e (\$A5                                     | 5),X       | bytes cycles 5 |            | P.Z = (A==0) ? 1:0           |
|               | description exclusive or (with accumulator) |            |                |            |                              |
| formal        | A :=                                        | A exor     | adr            |            |                              |
| c-fct<br>void | <pre>c-fct void cpu_6502_EOR_izy();</pre>   |            |                |            |                              |

| ор<br>0х55    | name<br>EOR                                 | adr<br><b>z</b> px |                  | DIZC<br>*- | logic A = A ^ M P.N = A.7     |
|---------------|---------------------------------------------|--------------------|------------------|------------|-------------------------------|
| exampl<br>EC  | e<br>R \$AI                                 | 3,X                | bytes cycles 2 4 |            | P.Z = (A==0) ? 1:0<br>comment |
|               | description exclusive or (with accumulator) |                    |                  | ılator)    |                               |
| formal        | A:=                                         | A exor             | adr              |            |                               |
| c-fct<br>void | l cpu_                                      | 6502_E             | EOR_zp           | x();       |                               |

| ор<br>0х56    | name<br>LSR                     | adr<br><b>z</b> px |                  | DIZC<br>** | logic P.N = 0<br>P.C = B.O                |
|---------------|---------------------------------|--------------------|------------------|------------|-------------------------------------------|
| exampl<br>LS  | e<br>R \$AE                     | 3,X                | bytes cycles 2 6 |            | B = (B >> 1) & \$7F<br>P.Z = (B==0) ? 1:0 |
| descrip       | description logical shift right |                    |                  |            |                                           |
| formal        | formal adr:=adr/2               |                    |                  |            |                                           |
| c-fct<br>void | cpu_                            | 6502_I             | SR_zp            | x();       |                                           |

| ор<br>0х58                                | name<br>CLI                         | adr<br>imp | NVBDIZC          |    | logic P.I = 0 |
|-------------------------------------------|-------------------------------------|------------|------------------|----|---------------|
| exampl                                    | e CLI                               |            | bytes cycles 1 2 |    | comment       |
|                                           | description clear interrupt disable |            |                  | le |               |
| formal I:=0                               |                                     |            |                  |    |               |
| <pre>c-fct void cpu_6502_CLI_imp();</pre> |                                     |            |                  |    |               |

| ор<br>0х59    | name<br>EOR                                                                                        | adr<br><b>a</b> by |        | DIZC<br>*-                    | logic A = A ~ M<br>P.N = A.7 |
|---------------|----------------------------------------------------------------------------------------------------|--------------------|--------|-------------------------------|------------------------------|
| exampl<br>EOR | $ \overset{\text{nple}}{\text{DR \$ABCD,Y}} \overset{\text{bytes}}{3} \overset{\text{cycles}}{4} $ |                    |        | P.Z = (A==0) ? 1:0<br>comment |                              |
|               | description exclusive or (with accumulator)                                                        |                    |        |                               |                              |
| formal        | A:=                                                                                                | A exor             | adr    |                               |                              |
| c-fct<br>void | cpu_                                                                                               | 6502_E             | EOR_ab | y();                          |                              |

| <sup>ор</sup><br>0х5D             | name<br>EOR                                 | adr<br><b>a</b> bx |                | DIZC<br>*- | logic A = A ~ M<br>P.N = A.7  |
|-----------------------------------|---------------------------------------------|--------------------|----------------|------------|-------------------------------|
| exampl<br>EOR                     | s \$ABC                                     | CD,X               | bytes cycles 3 |            | P.Z = (A==0) ? 1:0<br>comment |
|                                   | description exclusive or (with accumulator) |                    |                | ılator)    |                               |
| formal                            | A:=                                         | A exor             | adr            |            |                               |
| c-fct<br>void cpu_6502_EOR_abx(); |                                             |                    |                |            |                               |

| op<br>0x5E    | name<br>LSR                           | adr<br>abx |         | DIZC<br>**  | logic P.N = 0<br>P.C = B.O                |
|---------------|---------------------------------------|------------|---------|-------------|-------------------------------------------|
| exampl<br>LSR | e\$ABC                                | D,X        | bytes 3 | cycles<br>7 | B = (B >> 1) & \$7F<br>P.Z = (B==0) ? 1:0 |
| descrip       | description logical shift right       |            |         |             |                                           |
| formal        | $^{ m formal}$ ${ m adr}:={ m adr}/2$ |            |         |             |                                           |
| c-fct<br>void | cpu_                                  | 6502_I     | .SR_ab  | x();        |                                           |

| ор<br>0х60                     | name<br>RTS                        | adr<br>imp | NVBI       | DIZC     | logic SP = SP + 1<br>1 = bPeek(SP)               |
|--------------------------------|------------------------------------|------------|------------|----------|--------------------------------------------------|
| exampl                         | eRTS                               |            | bytes<br>1 | cycles 6 | SP = SP + 1<br>h = bPeek(SP)<<8<br>PC = (h 1) +1 |
|                                | description return from subroutine |            |            | ne       | comment                                          |
| formal                         | PC:=+(S)                           |            |            |          |                                                  |
| c-fct void cpu_6502_RTS_imp(); |                                    |            |            |          |                                                  |

```
logic t = A + M + P.C
      name
op
             \operatorname{adr}
                     NVBDIZC
0x61 ADC
             izx
                                      P.V = (A.7!=t.7) ? 1:0
                                      P.N = A.7
^{\rm example}_{\rm ADC}~(\$A5,\!X)
                           cycles
                    bytes
                                      P.Z = (t==0) ? 1:0
                                      IF (P.D)
                                        t = bcd(A) + bcd(M) + P.C
description
                                        P.C = (t>99) ? 1:0
        add with carry
                                        P.C = (t>255) ? 1:0
formal
                                      A = t \& 0xFF
          A := A + adr
c-fct
void cpu_6502_ADC_izx();
```

```
\frac{1}{\text{logic}} \text{ t = A + M + P.C}
^{\mathrm{op}}
       name
               adr
                         NVBDIZC
0x65 ADC
                                            P.V = (A.7!=t.7) ? 1:0
                                            P.N = A.7
                               cycles
\mathop{\mathrm{ADC}}^{\mathrm{example}} \mathrm{AB}
                       bytes
                                            P.Z = (t==0) ? 1:0
                                            IF (P.D)
                                              t = bcd(A) + bcd(M) + P.C
\operatorname{description}
                                               P.C = (t>99) ? 1:0
         add with carry
                                            ELSE
                                              P.C = (t>255) ? 1:0
formal
                                            A = t & 0xFF
           A := A + adr
                                       comment
c-fct
 void cpu_6502_ADC_zp();
```

```
\frac{1}{\text{logic}} t = B.0
       name
               \operatorname{adr}
                        NVBDIZC
0x66 ROR
                                            B = (B >> 1) & $7F
                                            B = B \mid ((P.C) ? \$80:\$00)
                               cycles
                       \overset{\text{bytes}}{2}
example
                                            P.C = t
    ROR $AB
                                5
                                            P.Z = (B==0) ? 1:0
                                            P.N = B.7
\operatorname{description}
          rotate right
                                      comment
formal
      adr:=adr/2+C*128
 void cpu_6502_ROR_zp();
```

```
name
               \displaystyle \mathop{\mathrm{imp}}^{\mathrm{adr}}
                                       logic SP = SP + 1
^{\mathrm{op}}
                         NVBDIZC
0x68 PLA
                                             A = bPeek(SP)
                                             P.N = A.7
example
                       bytes
                               cycles
                                             P.Z = (A==0) ? 1:0
       PLA
                         1
                                       comment
description
       pull accumulator
formal
             A := +(S)
c-fct
 void cpu_6502_PLA_imp();
```

```
\frac{\text{logic}}{\text{t}} = A + M + P.C
op
       name
               adr
                         NVBDIZC
0x69 ADC imm
                                             P.V = (A.7!=t.7) ? 1:0
                                             P.N = A.7
                               cycles 2
\overset{\mathrm{example}}{\mathrm{ADC}} \ \#\$\mathrm{AB}
                       \overset{\text{bytes}}{2}
                                             P.Z = (t==0) ? 1:0
                                             IF (P.D)
                                               t = bcd(A) + bcd(M) + P.C
description
                                               P.C = (t>99) ? 1:0
         add with carry
                                             ELSE
                                               P.C = (t>255) ? 1:0
formal
                                             A = t & 0xFF
            A{:=}A{+}adr
                                       \operatorname{comment}
c-fct
void cpu_6502_ADC_imm();
```

| op<br>0x6A                     | name<br>ROR | adr<br>imp |            | DIZC<br>** | logic t = B.0<br>B = (B >> 1) & \$7F<br>B = B   ((P.C) ? \$80:\$00) |
|--------------------------------|-------------|------------|------------|------------|---------------------------------------------------------------------|
| exampl                         | ROR         |            | bytes<br>1 | cycles 2   | P.C = t<br>P.Z = (B==0) ? 1:0<br>P.N = B.7                          |
| descrip                        |             | tate rig   | ght        |            | comment                                                             |
| formal                         | adr:=a      | adr/2+     | C*128      | 1          |                                                                     |
| c-fct void cpu_6502_ROR_imp(); |             |            |            |            |                                                                     |

| op<br>0x6C    | name<br>JMP                                                                                 | adr<br>ind | NVBDIZC |      | logic PC = M |
|---------------|---------------------------------------------------------------------------------------------|------------|---------|------|--------------|
|               | $\begin{array}{c c} \text{example} & \text{bytes} \\ \text{JMP \$ABCD} & 3 & 5 \end{array}$ |            |         |      |              |
| descrip       | lescription jump                                                                            |            |         |      |              |
| formal        | F                                                                                           | C:=ac      | lr      |      |              |
| c-fct<br>void | cpu_                                                                                        | 6502_J     | JMP_in  | d(); |              |

```
name adr
                              logic t = A + M + P.C
op
                   NVBDIZC
0x6D ADC abs
                                  P.V = (A.7!=t.7) ? 1:0
                                  P.N = A.7
                        cycles
                                  P.Z = (t==0) ? 1:0
 ADC $ABCD
                                   IF (P.D)
                                    t = bcd(A) + bcd(M) + P.C
description
                                    P.C = (t>99) ? 1:0
       add with carry
                                    P.C = (t>255) ? 1:0
formal
                                   A = t & 0xFF
         A := A + adr
                              comment
_{\mathrm{c-fct}}
void cpu_6502_ADC_abs();
```

```
op
       name
              adr
                                    logic t = B.0
                       NVBDIZC
0x6E ROR
              \mathtt{abs}
                                         B = (B >> 1) & $7F
                                         B = B \mid ((P.C) ? \$80:\$00)
                            cycles
\mathop{\rm ROR}\limits_{\rm ROR} \$ {\rm ABCD}
                     bytes
                                         P.C = t
                              6
                                         P.Z = (B==0) ? 1:0
                                         P.N = B.7
description
         rotate right
                                    comment
formal
      adr = adr/2 + C*128
void cpu_6502_ROR_abs();
```

| ор<br>0х70                        | name<br>BVS   | adr<br>rel | NVBDIZC        |          | logic |  | (P. | ٧ | == | 1) | GOTO | (PC+M) |
|-----------------------------------|---------------|------------|----------------|----------|-------|--|-----|---|----|----|------|--------|
| exampl<br>B                       | e<br>VS \$A   | В          | bytes cycles 2 |          |       |  |     |   |    |    |      |        |
| descrip<br>b                      |               | on over    | rflow se       | flow set |       |  |     |   |    |    |      |        |
| formal                            | branch on V=1 |            |                |          |       |  |     |   |    |    |      |        |
| c-fct<br>void cpu_6502_BVS_rel(); |               |            |                |          |       |  |     |   |    |    |      |        |

```
_{\mathrm{name}}
              \operatorname{adr}
                                    logic t = A + M + P.C
                       NVBDIZC
0x71 ADC
                                         P.V = (A.7!=t.7) ? 1:0
                                         P.N = A.7
                     \overset{\text{bytes}}{2}
                             cycles
_{\rm ADC~(\$A5),X}^{\rm example}
                                         P.Z = (t==0) ? 1:0
                                         IF (P.D)
                                          t = bcd(A) + bcd(M) + P.C
description
                                           P.C = (t>99) ? 1:0
        add with carry
                                         ELSE
                                           P.C = (t>255) ? 1:0
formal
                                         A = t & 0xFF
           A := A + adr
                                    comment
void cpu_6502_ADC_izy();
```

 $19 \\ \hspace{3cm} {\tt bho1@bfh.ch}$ 

```
\mathop{\mathtt{zpx}}^{\mathrm{adr}}
                                    \frac{1}{\log ic} t = A + M + P.C
op
      name
                       NVBDIZC
0x75 \mid ADC
                                         P.V = (A.7!=t.7) ? 1:0
                                         P.N = A.7
^{\rm example}_{\rm ADC~\$AB,X}
                             cycles
                                         P.Z = (t==0) ? 1:0
                                         IF (P.D)
                                           t = bcd(A) + bcd(M) + P.C
description
                                           P.C = (t>99) ? 1:0
        add with carry
                                           P.C = (t>255) ? 1:0
formal
                                          A = t & 0xFF
           A := A + adr
                                    comment
c-fct
void cpu_6502_ADC_zpx();
```

```
name
^{\mathrm{op}}
                \operatorname{adr}
                                        logic t = B.0
                          NVBDIZC
                \mathbf{z} \mathbf{p} \mathbf{x}
0x76 \mid ROR
                                              B = (B >> 1) & $7F
                                              B = B \mid ((P.C) ? \$80:\$00)
                                cycles
_{\rm ROR~\$AB,X}^{\rm example}
                        bytes
                                              P.C = t
                                              P.Z = (B==0) ? 1:0
                                              P.N = B.7
description
           rotate right
                                        comment
formal
      adr = adr/2 + C*128
 void cpu_6502_ROR_zpx();
```

| ор<br>0х78    | name<br>SEI                       | adr<br>imp | NVBDIZC          |      | logic P.I = 1 |
|---------------|-----------------------------------|------------|------------------|------|---------------|
| exampl        | e SEI                             |            | bytes cycles 1 2 |      |               |
| descrip       | description set interrupt disable |            |                  | )    |               |
| formal        |                                   | I:=1       |                  |      |               |
| c-fct<br>void | cpu_                              | 6502_S     | SEI_im           | p(); |               |

```
_{\mathrm{name}}
             adr
                                  logic t = A + M + P.C
                      NVBDIZC
0x79 ADC
              aby
                                       P.V = (A.7!=t.7) ? 1:0
                                       P.N = A.7
                           cycles
_{\rm ADC~\$ABCD,Y}^{\rm example}
                    \overset{\text{bytes}}{3}
                                       P.Z = (t==0) ? 1:0
                                       IF (P.D)
                                        t = bcd(A) + bcd(M) + P.C
description
                                         P.C = (t>99) ? 1:0
        add with carry
                                       ELSE
                                         P.C = (t>255) ? 1:0
formal
                                       A = t & 0xFF
          A := A + adr
                                  comment
void cpu_6502_ADC_aby();
```

 ${\tt 20} \\$ 

```
name adr
                                          \frac{\text{logic}}{\text{t}} = A + M + P.C
^{\mathrm{op}}
                           NVBDIZC
0x7D \mid ADC \mid abx
                                                 P.V = (A.7!=t.7) ? 1:0
                                                 P.N = A.7

P.Z = (t==0) ? 1:0
^{\rm example}_{\rm ADC}\, {\rm \$ABCD, X}
                                  cycles
                                                 IF (P.D)
                                                   t = bcd(A) + bcd(M) + P.C
P.C = (t>99) ? 1:0
{\it description}
         add with carry
                                                  P.C = (t>255) ? 1:0
formal
                                                 A = t & 0xFF
            A := A + adr
                                           \operatorname{comment}
_{\mathrm{c-fct}}
void cpu_6502_ADC_abx();
```

```
logic t = B.0
op
     name
             \operatorname{adr}
                    NVBDIZC
0x7E ROR
             abx
                                     B = (B >> 1) & $7F
                                     B = B \mid ((P.C) ? \$80:\$00)
                         cycles 7
                   bytes 3
ROR $ABCD,X
                                     P.C = t
                                     P.Z = (B==0) ? 1:0
                                     P.N = B.7
description
        rotate right
                                comment
formal
     adr = adr/2 + C*128
c-fct
void cpu_6502_ROR_abx();
```

| ор<br>0x81                        | name<br>STA                   | adr<br>izx | NVBDIZC    |          | logic M = A |
|-----------------------------------|-------------------------------|------------|------------|----------|-------------|
| exampl<br>ST                      | e (\$A5                       | 5,X)       | bytes<br>2 | cycles 6 |             |
| descrip                           | description store accumulator |            |            |          |             |
| formal                            | i                             | adr:=A     | 1          |          |             |
| c-fct<br>void cpu_6502_STA_izx(); |                               |            |            |          |             |

| ор<br>0x84   | name<br>STY                                                                                | adr<br><b>z</b> p | NVBDIZC |      | logic M = Y |
|--------------|--------------------------------------------------------------------------------------------|-------------------|---------|------|-------------|
|              | $ \begin{array}{c c} \text{example} & \text{bytes} \\ \text{STY $AB} & 2 & 3 \end{array} $ |                   |         |      |             |
| descrip      | description store Y                                                                        |                   |         |      |             |
| formal       | $\operatorname{adr} := Y$                                                                  |                   |         |      |             |
| c-fct<br>voi | d cpu_                                                                                     | 6502_             | STY_zp  | o(); |             |

| ор<br>0x85                       | name<br>STA                                                                                                   | adr<br><b>z</b> p | NVBDIZC |  | logic M = A |
|----------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------|---------|--|-------------|
|                                  |                                                                                                               |                   |         |  | comment     |
| exampl<br>S'                     | $ \begin{array}{c c} \text{example} & \text{bytes} & \text{cycles} \\ \text{STA $AB} & 2 & 3 \\ \end{array} $ |                   |         |  |             |
| descrip                          | description store accumulator                                                                                 |                   |         |  |             |
| formal                           | formal adr:=A                                                                                                 |                   |         |  |             |
| c-fct<br>void cpu_6502_STA_zp(); |                                                                                                               |                   |         |  |             |

| ор<br>0x86   | name<br>STX                                                                                 | adr<br><b>z</b> p | NVBDIZC |      | logic M = X |
|--------------|---------------------------------------------------------------------------------------------|-------------------|---------|------|-------------|
| exampl<br>S' | $ \begin{array}{c c} \text{example} & \text{bytes} \\ \text{STX \$AB} & 2 & 3 \end{array} $ |                   |         |      |             |
| descrip      | description store X                                                                         |                   |         |      |             |
| formal       | á                                                                                           | adr:=X            | [       |      |             |
| c-fct<br>voi | d cpu_                                                                                      | 6502_             | STX_zŗ  | p(); |             |

| 88            | name<br>DEY                       | adr<br>imp | *          | NVBDIZC<br>**- |  |
|---------------|-----------------------------------|------------|------------|----------------|--|
| exampl        | DEY                               |            | bytes<br>1 | cycles 2       |  |
| descrip       |                                   | remen      | t Y        |                |  |
| formal        | Y:=Y-1                            |            |            |                |  |
| c-fct<br>void | c-fct<br>void cpu_6502_DEY_imp(); |            |            |                |  |

| op<br>0x8A    | name<br>TXA                           | adr<br>imp | NVBI       | DIZC<br>*- | logic A = X<br>P.N = A.7      |
|---------------|---------------------------------------|------------|------------|------------|-------------------------------|
| exampl        | e<br>TXA                              |            | bytes<br>1 | cycles 2   | P.Z = (A==0) ? 1:0<br>comment |
|               | description transfer X to accumulator |            |            | ator       |                               |
| formal        | formal A:=X                           |            |            |            |                               |
| c-fct<br>void | cpu_                                  | 6502_1     | TXA_im     | p();       |                               |

 ${\small 22} \\$  bho1@bfh.ch

| ор<br>0x8С                                              | name<br>STY                               | adr<br>abs | NVBI | DIZC | logic M = Y |
|---------------------------------------------------------|-------------------------------------------|------------|------|------|-------------|
|                                                         |                                           |            |      |      | comment     |
| $ \begin{array}{ c c c c c c c c c c c c c c c c c c c$ |                                           | , ·        |      |      |             |
| descrip                                                 | description store Y                       |            |      |      |             |
| formal                                                  | i                                         | adr:=Y     | 7    |      |             |
| c-fct<br>void                                           | <pre>c-fct void cpu_6502_STY_abs();</pre> |            |      |      |             |

| op<br>0x8D                                | name<br>STA                                                                                 | adr<br>abs | NVBI  | DIZC | logic M = A |
|-------------------------------------------|---------------------------------------------------------------------------------------------|------------|-------|------|-------------|
| exampl<br>ST                              | $\begin{array}{c c} \text{example} & \text{bytes} \\ \text{STA \$ABCD} & 3 & 4 \end{array}$ |            | l * 4 |      |             |
| descrip                                   | description store accumulator                                                               |            |       |      |             |
| formal                                    | ;                                                                                           | adr:=A     | L     |      |             |
| <pre>c-fct void cpu_6502_STA_abs();</pre> |                                                                                             |            |       | s(); |             |

| op<br>0x8E                        | name<br>STX                                                                                 | adr<br>abs | NVBI | DIZC | logic M = X |
|-----------------------------------|---------------------------------------------------------------------------------------------|------------|------|------|-------------|
|                                   | $ \begin{array}{ccc} \text{xample} & \text{bytes} \\ \text{STX $ABCD} & 3 & 4 \end{array} $ |            |      |      |             |
| descrip                           |                                                                                             | store X    | X.   |      |             |
| $\operatorname*{adr}:=X$          |                                                                                             |            |      |      |             |
| c-fct<br>void cpu_6502_STX_abs(); |                                                                                             |            |      |      |             |

| ор<br>0х90    | name<br>BCC                       | adr<br>rel | NVBDIZC          |          | logic |  | (P. | C == | 0) | GOTO | (PC+M) |
|---------------|-----------------------------------|------------|------------------|----------|-------|--|-----|------|----|------|--------|
| exampl<br>B   | e<br>CC \$A                       | В          | bytes cycles 2 3 |          |       |  |     |      |    |      |        |
| descrip       |                                   | on car     | ry clea          | ry clear |       |  |     |      |    |      |        |
| formal        | branch on C=0                     |            |                  |          |       |  |     |      |    |      |        |
| c-fct<br>void | c-fct<br>void cpu_6502_BCC_rel(); |            |                  |          |       |  |     |      |    |      |        |

 $23 \\ \hspace{3.5cm} \texttt{bho1@bfh.ch}$ 

| ор<br>0х91                          | name<br>STA                               | adr<br>izy | NVBDIZC |  | logic M = A |
|-------------------------------------|-------------------------------------------|------------|---------|--|-------------|
|                                     |                                           |            |         |  | comment     |
| example STA (\$A5),X bytes cycles 6 |                                           |            |         |  |             |
| descrip                             | description store accumulator             |            |         |  |             |
| formal                              | ŧ                                         | adr:=A     | L       |  |             |
| c-fct<br>void                       | <pre>c-fct void cpu_6502_STA_izy();</pre> |            |         |  |             |

| ор<br>0х94    | name<br>STY                                                                                                                                                           | adr<br><b>z</b> px | NVBDIZC |  | $\frac{\text{logic}}{M} = Y$ |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|---------|--|------------------------------|
| exampl<br>ST  | $ \begin{array}{c c} {\rm example} \\ {\rm STY~\$AB,X} \end{array}  \begin{array}{c c} {\rm bytes} \\ 2 \end{array}  \begin{array}{c} {\rm cycles} \\ 4 \end{array} $ |                    |         |  |                              |
| descrip       | description store Y                                                                                                                                                   |                    |         |  |                              |
| formal        | ;                                                                                                                                                                     | adr:=Y             | 7       |  |                              |
| c-fct<br>void | <pre>c-fct void cpu_6502_STY_zpx();</pre>                                                                                                                             |                    |         |  |                              |

| ор<br>0х95    | name<br>STA                                                                                                | adr<br><b>z</b> px | NVBDIZC |  | logic M = A |
|---------------|------------------------------------------------------------------------------------------------------------|--------------------|---------|--|-------------|
| exampl<br>ST  | $\begin{array}{c c} \text{example} & \text{bytes} & \text{cycles} \\ \text{STA $AB,X} & 2 & 4 \end{array}$ |                    |         |  |             |
| descrip       | description store accumulator                                                                              |                    |         |  |             |
| formal        | ŧ                                                                                                          | adr:=A             | 1       |  |             |
| c-fct<br>void | c-fct<br>void cpu_6502_STA_zpx();                                                                          |                    |         |  |             |

| ор<br>0х96    | name<br>STX                                                                                                        | adr<br><b>z</b> py | NVBDIZC |  | logic M = X comment |
|---------------|--------------------------------------------------------------------------------------------------------------------|--------------------|---------|--|---------------------|
| exampl<br>ST  | $ \begin{array}{c cccc} \text{example} & \text{bytes} & \text{cycles} \\ \text{STX $AB,X} & 2 & 4 \\ \end{array} $ |                    |         |  |                     |
| descrip       | description store X                                                                                                |                    |         |  |                     |
| formal        | ŧ                                                                                                                  | adr:=X             | [       |  |                     |
| c-fct<br>void | <pre>c-fct void cpu_6502_STX_zpy();</pre>                                                                          |                    |         |  |                     |

 $24 \\ \hspace{3.5cm} \texttt{bho1@bfh.ch}$ 

| ор<br>0х98                                                                                             | name<br>TYA                           | adr<br>imp | NVBDIZC<br>**- |      | hogiment |
|--------------------------------------------------------------------------------------------------------|---------------------------------------|------------|----------------|------|----------|
| $ \begin{array}{c c} \text{example} & \text{bytes} & \text{cycles} \\ \text{TYA} & 1 & 2 \end{array} $ |                                       |            |                |      |          |
|                                                                                                        | description transfer Y to accumulator |            |                | itor |          |
| formal                                                                                                 | formal A:=Y                           |            |                |      |          |
| c-fct void cpu_6502_TYA_imp();                                                                         |                                       |            |                |      |          |

| ор<br>0х99                        | name<br>STA                     | adr<br>aby | NVBDIZC |      | logic M = A |
|-----------------------------------|---------------------------------|------------|---------|------|-------------|
| exampl<br>STA                     | example STA \$ABCD,Y 3 cycles 5 |            |         |      |             |
| descrip                           | description store accumulator   |            |         |      |             |
| formal                            | ŧ                               | adr:=A     | L       |      |             |
| c-fct<br>void cpu_6502_STA_aby(); |                                 |            |         | y(); |             |

| ор<br>0х9А      | name<br>TXS                                                                                            | adr<br>imp | NVBI | DIZC | logic SP = X |
|-----------------|--------------------------------------------------------------------------------------------------------|------------|------|------|--------------|
| exampl          | $ \begin{array}{c c} \text{example} & \text{bytes} & \text{cycles} \\ \text{TXS} & 1 & 2 \end{array} $ |            |      |      |              |
| descrip<br>tran | description transfer X to stack pointer                                                                |            |      | nter |              |
| formal          |                                                                                                        | S:=X       |      |      |              |
| c-fct<br>void   | <pre>c-fct void cpu_6502_TXS_imp();</pre>                                                              |            |      |      |              |

| op<br>0x9D    | name<br>STA                               | adr<br><b>a</b> bx | NVBDIZC |  | logic M = A |
|---------------|-------------------------------------------|--------------------|---------|--|-------------|
| exampl<br>STA | example STA \$ABCD,X bytes 3 5            |                    |         |  |             |
| descrip       | description store accumulator             |                    |         |  |             |
| formal        | ŧ                                         | adr:=A             | L       |  |             |
| c-fct<br>void | <pre>c-fct void cpu_6502_STA_abx();</pre> |                    |         |  |             |

 ${}^{\rm bho1@bfh.ch}$ 

| ор<br><b>0</b> хА0 | name<br>LDY                                            | adr<br>imm | NVBDIZC<br>**- |                    | logic Y = M<br>P.N = Y.7 |
|--------------------|--------------------------------------------------------|------------|----------------|--------------------|--------------------------|
| exampl<br>LI       | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ |            |                | P.Z = (Y==0) ? 1:0 |                          |
| descrip            | description load Y                                     |            |                |                    |                          |
| formal             | formal Y:=adr                                          |            |                |                    |                          |
| c-fct<br>void      | c-fct void cpu_6502_LDY_imm();                         |            |                |                    |                          |

| op<br>0xA1    | name<br>LDA                                                                                                                  | adr<br>izx |  | DIZC<br>*- | logic A = M<br>P.N = A.7<br>P.Z = (A==0) ? 1:0 |
|---------------|------------------------------------------------------------------------------------------------------------------------------|------------|--|------------|------------------------------------------------|
| exampl<br>LD. | $\stackrel{\text{ample}}{\text{LDA}}$ (\$A5,X) $\begin{vmatrix} \text{bytes} \\ 2 \end{vmatrix} \stackrel{\text{cycles}}{6}$ |            |  | comment    |                                                |
| descrip       | description load accumulator                                                                                                 |            |  |            |                                                |
| formal        | formal A:=adr                                                                                                                |            |  |            |                                                |
| c-fct<br>void | c-fct void cpu_6502_LDA_izx();                                                                                               |            |  |            |                                                |

| op<br>0xA2    | name<br>LDX                    | <sup>adr</sup><br>imm | NVBDIZC<br>**- |                      | logic X = M<br>P.N = X.7<br>P.Z = (X==0) ? 1:0 |
|---------------|--------------------------------|-----------------------|----------------|----------------------|------------------------------------------------|
| exampl<br>LI  |                                |                       |                | comment (X==0) ! 1:0 |                                                |
| descrip       | description                    |                       |                |                      |                                                |
| formal        |                                |                       |                |                      |                                                |
| c-fct<br>void | c-fct void cpu_6502_LDX_imm(); |                       |                |                      |                                                |

| op<br>0xA4   | name<br>LDY                                                                                                      | adr<br><b>z</b> p |   | DIZC<br>*-         | $ \begin{array}{rcl} \operatorname{logic} & Y &= & M \\ P & N &= & Y &. 7 \end{array} $ |
|--------------|------------------------------------------------------------------------------------------------------------------|-------------------|---|--------------------|-----------------------------------------------------------------------------------------|
|              | $ \begin{array}{c cccc} \text{example} & \text{bytes} & \text{cycles} \\ \text{LDY $AB} & 2 & 3 \\ \end{array} $ |                   |   | P.Z = (Y==0) ? 1:0 |                                                                                         |
| descrip      | description load Y                                                                                               |                   |   |                    |                                                                                         |
| formal       | -                                                                                                                | Y:=ad:            | r |                    |                                                                                         |
| c-fct<br>voi | c-fct<br>void cpu_6502_LDY_zp();                                                                                 |                   |   |                    |                                                                                         |

 ${}^{26}$ 

| ор<br>0хА5                               | name<br>LDA                                                                                                      | adr<br><b>z</b> p |  | DIZC<br>*-                    | logic A = M<br>P.N = A.7 |
|------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------|--|-------------------------------|--------------------------|
|                                          | $ \begin{array}{c cccc} \text{example} & \text{bytes} & \text{cycles} \\ \text{LDA $AB} & 2 & 3 \\ \end{array} $ |                   |  | P.Z = (A==0) ? 1:0<br>comment |                          |
| descrip                                  | description load accumulator                                                                                     |                   |  |                               |                          |
| formal A:=adr                            |                                                                                                                  |                   |  |                               |                          |
| <pre>c-fct void cpu_6502_LDA_zp();</pre> |                                                                                                                  |                   |  |                               |                          |

| op<br>0xA6                               | name<br>LDX | adr<br><b>z</b> p | NVBDIZC<br>**-   |      | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ |
|------------------------------------------|-------------|-------------------|------------------|------|-------------------------------------------------------|
| exampl<br>L                              | e<br>DX \$A | В                 | bytes cycles 2 3 |      | P.Z = (X==0) ? 1:0                                    |
| descrip                                  | description |                   |                  |      |                                                       |
| formal                                   | -           | X:=adı            | r                |      |                                                       |
| <pre>c-fct void cpu_6502_LDX_zp();</pre> |             |                   |                  | o(); |                                                       |

| op<br>0xA8    | name<br>TAY                                                                                          | adr<br>imp |        | DIZC<br>*-         | $ \begin{array}{rcl} \log & Y &= & A \\ P & N &= & Y &. 7 \end{array} $ |
|---------------|------------------------------------------------------------------------------------------------------|------------|--------|--------------------|-------------------------------------------------------------------------|
| exampl        | $\begin{array}{c c} \text{example} & \text{bytes} & \text{cycles} \\ \text{TAY} & 1 & 2 \end{array}$ |            |        | P.Z = (Y==0) ? 1:0 |                                                                         |
|               | description transfer accumulator to Y                                                                |            |        | o Y                |                                                                         |
| formal        |                                                                                                      | Y:=A       |        |                    |                                                                         |
| c-fct<br>void | cpu_                                                                                                 | 6502_1     | TAY_im | p();               |                                                                         |

| op<br>0xA9    | name<br>LDA                                                                                                          | <sup>adr</sup><br>imm | NVBDIZC<br>**- |                    | logic A = M<br>P.N = A.7 |
|---------------|----------------------------------------------------------------------------------------------------------------------|-----------------------|----------------|--------------------|--------------------------|
| exampl<br>LL  | $\stackrel{\text{example}}{\text{LDA}} \#\$ \text{AB} \qquad \stackrel{\text{bytes}}{2} \stackrel{\text{cycles}}{2}$ |                       |                | P.Z = (A==0) ? 1:0 |                          |
| descrip       | description load accumulator                                                                                         |                       |                |                    |                          |
| formal        | formal A:=adr                                                                                                        |                       |                |                    |                          |
| c-fct<br>void | c-fct void cpu_6502_LDA_imm();                                                                                       |                       |                |                    |                          |

 ${\tt 27} \\$  {\tt bho1@bfh.ch}

| op<br>0xAA                     | name<br>TAX                                                                           | adr<br>imp |  | DIZC<br>*-         | $ \begin{array}{cccc} \log ic & X &= A \\ P \cdot N &= X \cdot 7 \end{array} $ |
|--------------------------------|---------------------------------------------------------------------------------------|------------|--|--------------------|--------------------------------------------------------------------------------|
| exampl                         | TEAST L'A L'A F                                                                       |            |  | P.Z = (X==0) ? 1:0 |                                                                                |
|                                | $ \begin{array}{c} {\rm description} \\ {\rm transfer~accumulator~to~X} \end{array} $ |            |  | o X                |                                                                                |
| formal                         |                                                                                       | X:=A       |  |                    |                                                                                |
| c-fct void cpu_6502_TAX_imp(); |                                                                                       |            |  |                    |                                                                                |

| op<br>0xAC    | name<br>LDY                    | adr<br>abs | NVBDIZC<br>**- |                               | logic Y = M<br>P.N = Y.7 |
|---------------|--------------------------------|------------|----------------|-------------------------------|--------------------------|
| exampl<br>LD  |                                |            |                | P.Z = (Y==0) ? 1:0<br>comment |                          |
| descrip       | description load Y             |            |                |                               |                          |
| formal        |                                |            |                |                               |                          |
| c-fct<br>void | c-fct void cpu_6502_LDY_abs(); |            |                |                               |                          |

| op<br>0xAD                     | name<br>LDA | adr<br>abs |        | DIZC<br>*-         | logic A = M<br>P.N = A.7 |
|--------------------------------|-------------|------------|--------|--------------------|--------------------------|
| exampl<br>LD.                  |             |            |        | P.Z = (A==0) ? 1:0 |                          |
| descrip                        |             | accum      | ılator |                    |                          |
| formal                         | _           | A:=ad:     | r      |                    |                          |
| c-fct void cpu_6502_LDA_abs(); |             |            |        | s();               |                          |

| op<br>0xAE    | LDX                                                                                                                 | adr<br>abs |  | DIZC<br>*-         | $\begin{array}{c} \text{logic}  X = M \\ P.N = X.7 \end{array}$ |
|---------------|---------------------------------------------------------------------------------------------------------------------|------------|--|--------------------|-----------------------------------------------------------------|
|               | $ \begin{array}{c cccc} \text{example} & \text{bytes} & \text{cycles} \\ \text{LDX \$ABCD} & 3 & 4 \\ \end{array} $ |            |  | P.Z = (X==0) ? 1:0 |                                                                 |
| descrip       | description                                                                                                         |            |  |                    |                                                                 |
| formal        |                                                                                                                     |            |  |                    |                                                                 |
| c-fct<br>void | <pre>c-fct void cpu_6502_LDX_abs();</pre>                                                                           |            |  |                    |                                                                 |

 ${}^{28}$ 

| op<br>0xB0                                | name<br>BCS                        | adr<br>rel | NVBDIZC        |  | logic i: | (P. | C = | = : | 1) | GOTO | (PC+M) |
|-------------------------------------------|------------------------------------|------------|----------------|--|----------|-----|-----|-----|----|------|--------|
| exampl<br>B                               | e<br>CS \$A                        | В          | bytes cycles 2 |  | Comme    |     |     |     |    |      |        |
| descrip                                   | description<br>branch on carry set |            |                |  |          |     |     |     |    |      |        |
| formal branch on C=1                      |                                    |            |                |  |          |     |     |     |    |      |        |
| <pre>c-fct void cpu_6502_BCS_rel();</pre> |                                    |            |                |  |          |     |     |     |    |      |        |

| <sup>ор</sup><br>0хВ1 | name<br>LDA                                                                               | adr<br>izy |  | DIZC<br>*-                    | logic A = M<br>P.N = A.7 |
|-----------------------|-------------------------------------------------------------------------------------------|------------|--|-------------------------------|--------------------------|
| exampl<br>LD          | $ \begin{array}{c cccc} xample & bytes & cycles \\ LDA (\$A5), X & 2 & 5 \\ \end{array} $ |            |  | P.Z = (A==0) ? 1:0<br>comment |                          |
| descrip               | description load accumulator                                                              |            |  |                               |                          |
| formal                | formal A:=adr                                                                             |            |  |                               |                          |
| c-fct<br>void         | c-fct<br>void cpu_6502_LDA_izy();                                                         |            |  |                               |                          |

| <sup>ор</sup><br>0хВ4             | name<br>LDY | adr<br><b>z</b> px |                                                                       | DIZC | logic Y = M<br>P.N = Y.7<br>P.Z = (Y==0) ? 1:0 |
|-----------------------------------|-------------|--------------------|-----------------------------------------------------------------------|------|------------------------------------------------|
| exampl<br>LD                      | Y \$AE      | 3,X                | $\begin{bmatrix} \text{bytes} & \text{cycles} \\ 2 & 4 \end{bmatrix}$ |      | comment                                        |
| description load Y                |             |                    |                                                                       |      |                                                |
| formal Y:=adr                     |             |                    |                                                                       |      |                                                |
| c-fct<br>void cpu_6502_LDY_zpx(); |             |                    |                                                                       | x(); |                                                |

| op<br>0xB5    | name<br>LDA                  | adr<br><b>z</b> px    | NVBDIZC<br>**- |      | logic A = M<br>P.N = A.7 |
|---------------|------------------------------|-----------------------|----------------|------|--------------------------|
| exampl<br>LD  | e<br>A \$AE                  | \$AB,X bytes cycles 4 |                |      | P.Z = (A==0) ? 1:0       |
| descrip       | description load accumulator |                       |                |      |                          |
| formal        | _                            | A:=adi                | r              |      |                          |
| c-fct<br>void | cpu_                         | 6502_I                | .DA_zp         | x(); |                          |

 $_{\rm bho1@bfh.ch}$ 

| op<br>0xB6    | name<br>LDX                                                                                    | adr<br><b>z</b> py |     | DIZC<br>*-                    | $\begin{array}{ccc} \log ic & X &= & M \\ & P \cdot N &= & X \cdot 7 \end{array}$ |
|---------------|------------------------------------------------------------------------------------------------|--------------------|-----|-------------------------------|-----------------------------------------------------------------------------------|
| exampl<br>LD  | $\stackrel{	ext{table}}{\text{DX $AB,X}} \stackrel{	ext{bytes}}{2} \stackrel{	ext{cycles}}{4}$ |                    | · . | P.Z = (X==0) ? 1:0<br>comment |                                                                                   |
| descrip       | description                                                                                    |                    |     |                               |                                                                                   |
| formal        |                                                                                                |                    |     |                               |                                                                                   |
| c-fct<br>void | <pre>c-fct void cpu_6502_LDX_zpy();</pre>                                                      |                    |     |                               |                                                                                   |

| ор<br>0хВ8    | name<br>CLV                    | adr<br>imp | NVBI       | DIZC     | $\begin{array}{ll} \text{logic}  P \cdot V = 0 \\ \\ \text{comment} \end{array}$ |
|---------------|--------------------------------|------------|------------|----------|----------------------------------------------------------------------------------|
| exampl        | e CLV                          |            | bytes<br>1 | cycles 2 |                                                                                  |
| descrip       | description clear overflow     |            |            |          |                                                                                  |
| formal        |                                | V:=0       |            |          |                                                                                  |
| c-fct<br>void | c-fct void cpu_6502_CLV_imp(); |            |            |          |                                                                                  |

| <sup>ор</sup><br>0хВ9             | name<br>LDA                  | adr<br>aby |            | DIZC     | logic A = M<br>P.N = A.7<br>P.Z = (A==0) ? 1:0 |
|-----------------------------------|------------------------------|------------|------------|----------|------------------------------------------------|
| exampl<br>LDA                     | *\$ABC                       | CD,Y       | bytes<br>3 | cycles 4 | comment                                        |
| descrip                           | description load accumulator |            |            |          |                                                |
| formal                            | _                            | A := adi   | r          |          |                                                |
| c-fct<br>void cpu_6502_LDA_aby(); |                              |            |            |          |                                                |

| op<br>0xBA    | name<br>TSX                             | adr<br>imp             |       | DIZC<br>*- | $\begin{array}{ccc} \log ic & X & = & SP \\ & P \cdot N & = & X \cdot 7 \end{array}$ |
|---------------|-----------------------------------------|------------------------|-------|------------|--------------------------------------------------------------------------------------|
| exampl        | eTSX                                    | X bytes cycles $1$ $2$ |       |            | P.Z = (X==0) ? 1:0<br>comment                                                        |
|               | description transfer stack pointer to X |                        |       | o X        |                                                                                      |
| formal        |                                         | X:=S                   |       |            |                                                                                      |
| c-fct<br>void | cpu_0                                   | 6502_T                 | SX_im | p();       |                                                                                      |

| op name LDY                               | aui                 |   | DIZC<br>*- | logic Y = M<br>P.N = Y.7 |
|-------------------------------------------|---------------------|---|------------|--------------------------|
| example<br>LDY \$AE                       | CD,X bytes cycles 4 |   |            | P.Z = (Y==0) ? 1:0       |
| description                               | load Y              | 7 |            |                          |
| formal                                    | Y:=ad               | r |            |                          |
| <pre>c-fct void cpu_6502_LDY_abx();</pre> |                     |   |            |                          |

| op<br>0xBD    | name<br>LDA                       | adr<br><b>a</b> bx | NVBI             |  | logic A = M P.N = A.7         |
|---------------|-----------------------------------|--------------------|------------------|--|-------------------------------|
| exampl<br>LDA | e<br>\$ABC                        | CD,X               | bytes cycles 3 4 |  | P.Z = (A==0) ? 1:0<br>comment |
| descrip       | description load accumulator      |                    |                  |  |                               |
| formal        | formal A:=adr                     |                    |                  |  |                               |
| c-fct<br>void | c-fct<br>void cpu_6502_LDA_abx(); |                    |                  |  |                               |

| op<br>0xBE    | name<br>LDX                                                                            | adr<br>aby |  | DIZC<br>*-         | logic X = M<br>P.N = X.7 |
|---------------|----------------------------------------------------------------------------------------|------------|--|--------------------|--------------------------|
| exampl<br>LDX | $\begin{array}{c cccc} xample & bytes & cycles \\ LDX \$ABCD, Y & 3 & 4 & \end{array}$ |            |  | P.Z = (X==0) ? 1:0 |                          |
| descrip       | description                                                                            |            |  |                    |                          |
| formal        |                                                                                        |            |  |                    |                          |
| c-fct<br>void | c-fct void cpu_6502_LDX_aby();                                                         |            |  |                    |                          |

| op<br>0xC0                 | name<br>CPY                    | <sup>adr</sup><br>imm                              |       | DIZC<br>** | logic t = Y - M P.N = t.7                |
|----------------------------|--------------------------------|----------------------------------------------------|-------|------------|------------------------------------------|
| exampl<br>CF               | e<br>Y #\$.                    | $\frac{\text{bytes}}{2}$ $\frac{\text{cycles}}{2}$ |       |            | P.C = (Y>=M) ? 1:0<br>P.Z = (t==0) ? 1:0 |
| description compare with Y |                                |                                                    | ith Y |            |                                          |
| formal                     | formal Y-adr                   |                                                    |       |            |                                          |
| c-fct<br>void              | c-fct void cpu_6502_CPY_imm(); |                                                    |       |            |                                          |

```
logic t = A - M
       name
op
                adr
                          NVBDIZC
0xC1 CMP izx
                                              P.N = t.7

P.C = (A>=M) ? 1:0

P.Z = (t==0) ? 1:0
example CMP ($A5,X)
                        bytes 2
                                cycles
                                 6
                                        comment
description compare (with accumulator)
formal
               A-adr
_{
m c-fct}^{
m c-fct} void cpu_6502_CMP_izx();
```

| op<br>0xC4   | name<br>CPY                   | adr<br><b>z</b> p |         | DIZC<br>** | logic t = Y - M<br>P.N = t.7             |
|--------------|-------------------------------|-------------------|---------|------------|------------------------------------------|
| exampl<br>C  | e<br>PY \$A                   | В.                | bytes 2 | cycles 3   | P.C = (Y>=M) ? 1:0<br>P.Z = (t==0) ? 1:0 |
| descrip      | description compare with Y    |                   |         |            | comment                                  |
| formal       |                               | Y-adr             |         |            |                                          |
| c-fct<br>voi | c-fct void cpu_6502_CPY_zp(); |                   |         |            |                                          |

| op<br>0xC5   | name<br>CMP                            | adr<br><b>z</b> p |         | DIZC<br>** | logic t = A - M<br>P.N = t.7             |
|--------------|----------------------------------------|-------------------|---------|------------|------------------------------------------|
| exampl<br>C  | e<br>MP \$A                            | ъВ                | bytes 2 | cycles 3   | P.C = (A>=M) ? 1:0<br>P.Z = (t==0) ? 1:0 |
|              | description compare (with accumulator) |                   |         | ator)      | Comment                                  |
| formal       | formal A-adr                           |                   |         |            |                                          |
| c-fct<br>voi | c-fct<br>void cpu_6502_CMP_zp();       |                   |         |            |                                          |

| op<br>0xC6   | name<br>DEC                      | adr<br><b>z</b> p |                  | DIZC<br>*- | logic M = (M - 1) & \$FF<br>P.N = M.7 |
|--------------|----------------------------------|-------------------|------------------|------------|---------------------------------------|
| exampl<br>D  | e<br>EC \$A                      | .B                | bytes cycles 2 5 |            | P.Z = (M==0) ? 1:0                    |
| descrip      | decrement                        |                   |                  |            |                                       |
| formal       | formal adr:=adr-1                |                   |                  |            |                                       |
| c-fct<br>voi | c-fct<br>void cpu_6502_DEC_zp(); |                   |                  |            |                                       |

| op<br>0xC8                                | name<br>INY             | adr<br>imp |            | DIZC     | logic Y = Y + 1<br>P.Z = (Y==0) ? 1:0 |
|-------------------------------------------|-------------------------|------------|------------|----------|---------------------------------------|
| exampl                                    | e INY                   |            | bytes<br>1 | cycles 2 | P.N = Y.7 comment                     |
| descrip                                   | description increment Y |            |            |          |                                       |
| formal Y:=Y+1                             |                         |            |            |          |                                       |
| <pre>c-fct void cpu_6502_INY_imp();</pre> |                         |            |            |          |                                       |

| op<br>0xC9                        | name<br>CMP                                                                                                                      | <sup>adr</sup><br>imm |          | DIZC<br>**                                       | logic t = A - M<br>P.N = t.7 |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|--------------------------------------------------|------------------------------|
| exampl<br>CN                      | $\begin{array}{c} \text{example} \\ \text{CMP } \#\$\text{AB} \\ \end{array}  \begin{array}{c} \text{bytes} \\ 2 \\ \end{array}$ |                       | cycles 2 | P.C = $(A >= M)$ ? 1:0<br>P.Z = $(t == 0)$ ? 1:0 |                              |
|                                   | description compare (with accumulator)                                                                                           |                       |          | ator)                                            | comment                      |
| formal                            | formal A-adr                                                                                                                     |                       |          |                                                  |                              |
| c-fct<br>void cpu_6502_CMP_imm(); |                                                                                                                                  |                       |          | m();                                             |                              |

| op<br>0xCA    | name<br>DEX             | adr<br>imp |       | DIZC<br>*- | logic X = X - 1<br>P.Z = (X==0) ? 1:0 |
|---------------|-------------------------|------------|-------|------------|---------------------------------------|
| exampl        | DEX bytes cycles 2      |            |       | P.N = X.7  |                                       |
| descrip       | description decrement X |            |       |            |                                       |
| formal        | 2                       | X:=X-      | 1     |            |                                       |
| c-fct<br>void | cpu_                    | 6502_I     | EX_im | p();       |                                       |

| op<br>0xCC    | name<br>CPY                       | adr<br><b>a</b> bs |         | DIZC<br>** | logic t = Y - M P.N = t.7                |
|---------------|-----------------------------------|--------------------|---------|------------|------------------------------------------|
| example<br>CP | e<br>Y \$AB                       | CD                 | bytes 3 | cycles 4   | P.C = (Y>=M) ? 1:0<br>P.Z = (t==0) ? 1:0 |
| descript      | description compare with Y        |                    |         |            |                                          |
| formal        | formal Y-adr                      |                    |         |            |                                          |
| c-fct<br>void | c-fct<br>void cpu_6502_CPY_abs(); |                    |         |            |                                          |

| op<br>0xCD    | name<br>CMP                               | adr<br>abs |          | DIZC<br>**                                 | logic t = A - M P.N = t.7 |
|---------------|-------------------------------------------|------------|----------|--------------------------------------------|---------------------------|
|               | example CMP \$ABCD bytes 3                |            | cycles 4 | P.C = (A >= M) ? 1:0<br>P.Z = (t==0) ? 1:0 |                           |
|               |                                           |            |          |                                            | comment                   |
|               | description compare (with accumulator)    |            | ator)    |                                            |                           |
| formal        | formal A-adr                              |            |          |                                            |                           |
| c-fct<br>void | <pre>c-fct void cpu_6502_CMP_abs();</pre> |            |          |                                            |                           |

| op<br>0xCE    | name<br>DEC                               | adr<br>abs |         | DIZC<br>*- | logic M = (M - 1) & \$FF<br>P.N = M.7 |
|---------------|-------------------------------------------|------------|---------|------------|---------------------------------------|
| exampl<br>DE  | e<br>C \$AB                               | CD         | bytes 3 | cycles 6   | P.Z = (M==0) ? 1:0                    |
| descrip       | description decrement                     |            |         |            |                                       |
| formal        | formal adr:=adr-1                         |            |         |            |                                       |
| c-fct<br>void | <pre>c-fct void cpu_6502_DEC_abs();</pre> |            |         |            |                                       |

| op<br>0xD0                        | name<br>BNE                                                                                               | adr<br>rel | NVBDIZC |                | logic |  | (P. | Z = | = 0) | GOTO | (PC+M) |  |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------|------------|---------|----------------|-------|--|-----|-----|------|------|--------|--|
| exampl<br>B                       | $\begin{array}{c cccc} \text{Ample} & \text{bytes} & \text{cycles} \\ \text{BNE $AB} & 2 & 3 \end{array}$ |            |         |                |       |  |     |     |      |      |        |  |
| descrip<br>branch                 |                                                                                                           | ot equa    | l (zero | l (zero clear) |       |  |     |     |      |      |        |  |
| formal                            | formal branch on Z=0                                                                                      |            |         |                |       |  |     |     |      |      |        |  |
| c-fct<br>void cpu_6502_BNE_rel(); |                                                                                                           |            |         |                |       |  |     |     |      |      |        |  |

| op<br>0xD1                     | name<br>CMP                            | adr<br>izy |         | DIZC<br>**  | logic t = A - M<br>P.N = t.7                        |
|--------------------------------|----------------------------------------|------------|---------|-------------|-----------------------------------------------------|
| exampl<br>CM                   | e<br>P (\$A                            | 5),X       | bytes 2 | cycles<br>5 | P.C = (A>=M) ? 1:0<br>P.Z = (t==0) ? 1:0<br>comment |
| descrip<br>COM]                | description compare (with accumulator) |            |         | ator)       | comment                                             |
| formal                         | formal A-adr                           |            |         |             |                                                     |
| c-fct void cpu_6502_CMP_izy(); |                                        |            |         | y();        |                                                     |

| ор<br>0хD6                                | name<br>DEC           | adr<br><b>z</b> px |         | DIZC<br>*-  | logic M = (M - 1) & \$FF<br>P.N = M.7 |
|-------------------------------------------|-----------------------|--------------------|---------|-------------|---------------------------------------|
| exampl<br>DE                              | e<br>C \$AE           | 3,X                | bytes 2 | cycles<br>6 | P.Z = (M==0) ? 1:0<br>comment         |
| descrip                                   | description decrement |                    |         |             |                                       |
| formal                                    | formal adr:=adr-1     |                    |         |             |                                       |
| <pre>c-fct void cpu_6502_DEC_zpx();</pre> |                       |                    |         | x();        |                                       |

| op<br>0xD8    | name<br>CLD | adr<br>imp |            | DIZC<br>D | logic P.D = 0 |
|---------------|-------------|------------|------------|-----------|---------------|
| exampl        | e<br>CLD    |            | bytes<br>1 | cycles 2  |               |
| descrip       |             | ar deci    | mal        |           |               |
| formal        |             | D:=0       |            |           |               |
| c-fct<br>void | cpu_        | 6502_0     | CLD_im     | p();      |               |

| op<br>0xD9      | name<br>CMP                                                                        | adr<br>aby |        | DIZC<br>** | logic t = A - M P.N = t.7                |
|-----------------|------------------------------------------------------------------------------------|------------|--------|------------|------------------------------------------|
| exampl<br>CMF   | $\begin{array}{c c} \text{example} \\ \text{CMP $\$ABCD,Y} & 3 & 4 \\ \end{array}$ |            |        |            | P.C = (A>=M) ? 1:0<br>P.Z = (t==0) ? 1:0 |
| descrip<br>COM] | tion<br>pare (v                                                                    | vith ac    | cumula | ator)      |                                          |
| formal          |                                                                                    | A-adr      |        |            |                                          |
| c-fct<br>void   | cpu_                                                                               | 6502_0     | MP_ab  | y();       |                                          |

 $_{\rm bho1@bfh.ch}$ 

```
name
^{\mathrm{op}}
               adr
                                       _{
m logic} t = A - M
                         NVBDIZC
0xDD CMP
                \mathtt{a}\mathrm{b}\mathrm{x}
                          *---**
                                             P.N = t.7
                                             P.C = (A>=M) ? 1:0
\stackrel{\rm example}{\rm CMP~\$ABCD,X}
                        bytes
                               cycles
                                             P.Z = (t==0) ? 1:0
                                        comment
description
 compare (with accumulator)
formal
               A-adr
c-fct
 void cpu_6502_CMP_abx();
```

```
logic M = (M - 1) & $FF
op
        name
                 adr
                           NVBDIZC
0xDE DEC
                 abx
                                                P.N = M.7
                                                P.Z = (M==0) ? 1:0
                                  cycles 7
_{\mathrm{DEC}}^{\mathrm{example}}\$\mathrm{ABCD,X}
                         \overset{\text{bytes}}{3}
                                           comment
description
             decrement
formal
             adr:=adr-1
\mathrm{c\text{--}fct}
 void cpu_6502_DEC_abx();
```

| op<br>0xE0    | name<br>CPX                                                                                            | adr<br>imm |       | DIZC<br>** | logic t = X - M<br>P.N = t.7             |
|---------------|--------------------------------------------------------------------------------------------------------|------------|-------|------------|------------------------------------------|
| exampl<br>CF  | $\begin{array}{c c} \text{example} & \text{bytes} \\ \text{CPX } \#\$\text{AB} & 2 & 2 \\ \end{array}$ |            |       |            | P.C = (X>=M) ? 1:0<br>P.Z = (t==0) ? 1:0 |
| descrip       |                                                                                                        | oare wi    | th X  |            |                                          |
| formal        |                                                                                                        | X-adr      |       |            |                                          |
| c-fct<br>void | cpu_                                                                                                   | 6502_0     | PX_im | m();       |                                          |

```
logic IF (P.D)
op
       _{\mathrm{name}}
               \operatorname{adr}
                        NVBDIZC
0xE1 SBC
                izx
                                             t = bcd(A) - bcd(M) - !P.C
                                              P.V = (t>99 \ OR \ t<0) ? 1:0
                               cycles
\overset{\mathrm{example}}{\mathrm{SBC}}\ (\$\mathrm{A5,X})
                       \overset{\text{bytes}}{2}
                                            ELSE
                                 6
                                               t = A - M - !P.C
                                              P.V = (t>127 OR t<-128) ? 1:0
description subtract with carry
                                            P.C = (t>=0) ? 1:0
                                            P.N = t.7
                                            P.Z = (t==0) ? 1:0
formal
                                            A = t & 0xFF
            A := A - adr
                                      comment
 void cpu_6502_SBC_izx();
```

```
logic t = X - M
       name
               adr
zp
^{\mathrm{op}}
                         NVBDIZC
0xE4 CPX
                                            P.N = t.7
                                            P.C = (X>=M) ? 1:0

P.Z = (t==0) ? 1:0
example
CPX $AB
                               cycles
                                       \operatorname{comment}
description
        compare with X
formal
               X-adr
c-fct
 void cpu_6502_CPX_zp();
```

```
logic IF (P.D)
op
       name
               adr
                        NVBDIZC
0xE5 SBC
                zp
                                             t = bcd(A) - bcd(M) - !P.C
P.V = (t>99 OR t<0) ? 1:0
example
SBC $AB
                              cycles 3
                      \overset{\text{bytes}}{2}
                                           ELSE
                                             t = A - M - !P.C
                                             P.V = (t>127 OR t<-128) ? 1:0
description
                                           P.C = (t>=0) ? 1:0
     subtract with carry
                                           P.N = t.7
                                           P.Z = (t==0) ? 1:0
formal
                                           A = t \& 0xFF
            A := A - adr
                                      \operatorname{comment}
\mathrm{c\text{--}fct}
 void cpu_6502_SBC_zp();
```

| op<br>0xE6   | name<br>INC | adr<br><b>z</b> p |         | DIZC<br>*-  | logic M = (M + 1) & \$FF<br>P.N = M.7 |
|--------------|-------------|-------------------|---------|-------------|---------------------------------------|
| exampl<br>II | e<br>NC \$A | В                 | bytes 2 | cycles<br>5 | P.Z = (M==0) ? 1:0                    |
| descrip      |             | creme             | nt      |             |                                       |
| formal       | ad          | r:=adr            | +1      |             |                                       |
| c-fct<br>voi | d cpu_      | 6502_             | INC_zp  | o();        |                                       |

| op<br>0xE8    | name<br>INX | adr<br>imp | NVBI       | DIZC<br>*- | logic X = X + 1<br>P.Z = (X==0) ? 1:0 |
|---------------|-------------|------------|------------|------------|---------------------------------------|
| exampl        | eINX        |            | bytes<br>1 | cycles 2   | P.N = X.7 comment                     |
| descrip       |             | remen      | t X        |            |                                       |
| formal        | У           | X:=X+      | 1          |            |                                       |
| c-fct<br>void | cpu_        | 6502_1     | NX_im      | p();       |                                       |

```
^{\mathrm{op}}
      name
              \operatorname{adr}
                                    ^{
m logic} IF (P.D)
                       NVBDIZC
0xE9 SBC imm
                                           t = bcd(A) - bcd(M) - !P.C
                                            P.V = (t>99 OR t<0) ? 1:0
\overset{\text{example}}{\text{SBC}} \#\$ AB
                             cycles
                                          ELSE
                                           t = A - M - !P.C
                                           P.V = (t>127 OR t<-128) ? 1:0
description
                                          P.C = (t>=0) ? 1:0
     subtract with carry
                                          P.N = t.7
                                          P.Z = (t==0) ? 1:0
formal
                                          A = t & 0xFF
           A := A - adr
                                    \operatorname{comment}
c-fct
void cpu_6502_SBC_imm();
```

| op<br>0xEA    | name<br>NOP | adr<br>imp | NVBDIZC    |          | logic ~none~ |
|---------------|-------------|------------|------------|----------|--------------|
| exampl        | e<br>NOP    |            | bytes<br>1 | cycles 2 |              |
| descrip       |             | operat     | ion        | 1        |              |
| formal        |             |            |            |          |              |
| c-fct<br>void | cpu_        | 6502_N     | IOP_im     | p();     |              |

| op<br>0xEC    | name<br>CPX | adr<br>abs |         | DIZC<br>** | logic t = X - M<br>P.N = t.7             |
|---------------|-------------|------------|---------|------------|------------------------------------------|
| exampl<br>CP: | e<br>X \$AB | BCD        | bytes 3 | cycles 4   | P.C = (X>=M) ? 1:0<br>P.Z = (t==0) ? 1:0 |
| descrip       |             | pare wi    | ith X   |            |                                          |
| formal        |             | X-adr      |         |            |                                          |
| c-fct<br>void | cpu_        | 6502_0     | CPX_ab  | s();       |                                          |

```
logic IF (P.D)
        name
                adr
                          NVBDIZC
0xED SBC
                 abs
                                               t = bcd(A) - bcd(M) - !P.C
P.V = (t>99 OR t<0) ? 1:0
                        \overset{\text{bytes}}{3}
                                cycles
{\stackrel{\rm example}{\rm SBC}~\$ABCD}
                                              ELSE
                                                t = A - M - !P.C
P.V = (t>127 OR t<-128) ? 1:0
description subtract with carry
                                              P.C = (t>=0) ? 1:0
                                              P.N = t.7
                                              P.Z = (t==0) ? 1:0
formal
                                              A = t & 0xFF
             A := A - adr
                                        comment
 void cpu_6502_SBC_abs();
```

| op<br>0xEE    | name<br>INC | adr<br>abs |            | DIZC        | logic M = (M + 1) & \$FF<br>P.N = M.7 |
|---------------|-------------|------------|------------|-------------|---------------------------------------|
| exampl<br>IN0 | e \$AB      | CD         | bytes<br>3 | cycles<br>6 | P.Z = (M==0) ? 1:0                    |
| descrip       |             | creme      | nt         |             |                                       |
| formal        | ad          | r:=adr     | +1         |             |                                       |
| c-fct<br>void | cpu_        | 6502_1     | INC_ab     | s();        |                                       |

| op<br>0xF0     | name<br>BEQ                                                                                                   | adr<br>rel | NVBDIZC |  | logic |  | (P.2 | Z == | 1) | GOTO | (PC+M) |
|----------------|---------------------------------------------------------------------------------------------------------------|------------|---------|--|-------|--|------|------|----|------|--------|
| exampl<br>B    | $\begin{array}{c cccc} \text{ample} & \text{bytes} & \text{cycles} \\ \text{BEQ \$AB} & 2 & 2 \\ \end{array}$ |            |         |  |       |  |      |      |    |      |        |
| descrip<br>bra | tion<br>nch on                                                                                                |            |         |  |       |  |      |      |    |      |        |
| formal         | bran                                                                                                          |            |         |  |       |  |      |      |    |      |        |
| c-fct<br>void  | cpu_                                                                                                          |            |         |  |       |  |      |      |    |      |        |

```
logic IF (P.D)
             adr
izy
^{\mathrm{op}}
      name
                     NVBDIZC
0xF1 SBC
                                        t = bcd(A) - bcd(M) - !P.C
                                         P.V = (t>99 \ OR \ t<0) ? 1:0
SBC ($A5),X
                    \overset{\mathrm{bytes}}{2}
                           cycles
                                       ELSE
                                        t = A - M - !P.C
                                        P.V = (t>127 OR t<-128) ? 1:0
description subtract with carry
                                       P.C = (t>=0) ? 1:0
                                       P.N = t.7
                                      P.Z = (t==0) ? 1:0
formal
                                       A = t & 0xFF
           A := A - adr
                                  comment
_{\rm c-fct}
void cpu_6502_SBC_izy();
```

```
adr
zpx
                                       logic IF (P.D)
^{\mathrm{op}}
        _{\mathrm{name}}
                         NVBDIZC
0xF5 SBC
                                              t = bcd(A) - bcd(M) - !P.C
                                               P.V = (t>99 \ OR \ t<0) ? 1:0
                               cycles
                       \overset{\mathrm{bytes}}{2}
_{\mathrm{SBC}~\$\mathrm{AB,X}}^{\mathrm{example}}
                                             ELSE
                                               t = A - M - !P.C
                                               P.V = (t>127 OR t<-128) ? 1:0
description subtract with carry
                                             P.C = (t>=0) ? 1:0
                                             P.N = t.7

P.Z = (t==0) ? 1:0
formal
                                             A = t & 0xFF
             A := A - adr
                                       comment
c-fct
 void cpu_6502_SBC_zpx();
```

```
\mathop{\mathtt{zpx}}^{\mathrm{adr}}
                                       logic M = (M + 1) & $FF
op
       name
                         NVBDIZC
0xF6 INC
                                            P.N = M.7
                                            P.Z = (M==0) ? 1:0
_{\rm INC~\$AB,X}^{\rm example}
                       bytes
                               cycles
                                 6
                                       comment
description
            increment
formal
           adr = adr + 1
c-fct
 void cpu_6502_INC_zpx();
```

| op<br>0xF8    | name<br>SED | adr<br>imp | NVBDIZC    |          | logic P.D = 1 |
|---------------|-------------|------------|------------|----------|---------------|
| exampl        | e<br>SED    |            | bytes<br>1 | cycles 2 |               |
| descrip       |             | t decin    | nal        |          |               |
| formal        |             | D:=1       |            |          |               |
| c-fct<br>void | cpu_        | 6502_S     | SED_im     | p();     |               |

```
^{\mathrm{op}}
      name
              adr
                                   ^{
m logic} IF (P.D)
                      NVBDIZC
0xF9 SBC
              aby
                                         t = bcd(A) - bcd(M) - !P.C
                                          P.V = (t>99 \ OR \ t<0) ? 1:0
                            cycles
_{\mathrm{SBC}~\$\mathrm{ABCD,Y}}^{\mathrm{example}}
                     bytes
                                        ELSE
                                          t = A - M - !P.C
                                          P.V = (t>127 OR t<-128) ? 1:0
description
                                        P.C = (t>=0) ? 1:0
     subtract with carry
                                        P.N = t.7
                                        P.Z = (t==0) ? 1:0
formal
                                        A = t & 0xFF
           A := A - adr
                                   comment
c-fct
void cpu_6502_SBC_aby();
```

```
logic IF (P.D)
^{\mathrm{op}}
      name
             adr
                     NVBDIZC
0xFD SBC
             abx
                                        t = bcd(A) - bcd(M) - !P.C
                                        P.V = (t>99 \ OR \ t<0) ? 1:0
                    bytes 3
                          cycles
_{\rm SBC~\$ABCD,X}^{\rm example}
                                      ELSE
                                        t = A - M - !P.C
                                        P.V = (t>127 OR t<-128) ? 1:0
description subtract with carry
                                      P.C = (t>=0) ? 1:0
                                      P.N = t.7
                                      P.Z = (t==0) ? 1:0
formal
                                      A = t & 0xFF
          A := A - adr
                                 comment
 void cpu_6502_SBC_abx();
```

| op<br>0xFE    | name<br>INC | adr<br>abx |         | DIZC<br>*- | logic M = (M + 1) & \$FF<br>P.N = M.7 |
|---------------|-------------|------------|---------|------------|---------------------------------------|
| exampl<br>INC | e<br>\$ABC  | D,X        | bytes 3 | cycles 7   | P.Z = (M==0) ? 1:0                    |
| descrip       |             | creme      | nt      |            |                                       |
| formal        | ad          | r:=adr     | +1      |            |                                       |
| c-fct<br>void | cpu_        | 6502_1     | NC_ab   | x();       |                                       |

|               | example   | BRK       |                  |             |                 |             |                      |             |                   |                          |          | ORA (\$A5,X)    |                                                                   |                    |   | ORA \$AB        |             |                    |
|---------------|-----------|-----------|------------------|-------------|-----------------|-------------|----------------------|-------------|-------------------|--------------------------|----------|-----------------|-------------------------------------------------------------------|--------------------|---|-----------------|-------------|--------------------|
|               | logic     |           | bPoke (SP, PC.h) | SP = SP - 1 | bPoke(SP, PC.1) | SP = SP - 1 | bPoke(SP, (P \\$10)) | SP = SP - 1 | 1 = bPeek(\$FFFE) | h = bPeek( \$FFFF) < < 8 | PC = h l |                 | P.N = A.7                                                         | P.Z = (A==0) ? 1:0 |   |                 | P.N = A.7   | P.Z = (A==0) ? 1:0 |
|               |           | NVBDIZC   |                  |             |                 |             |                      |             |                   |                          |          | NVBDIZC         | *<br>*<br>*                                                       |                    |   | NVBDIZC<br>**-  |             |                    |
| Text1         | function  | interrupt | PC:=(\$FFFE)     |             |                 |             |                      |             |                   |                          |          | or with accumu- | $\begin{array}{c} \text{lator} \\ \text{A:=A or adr} \end{array}$ |                    | • | or with accumu- | A:=A or adr |                    |
| Text1   Text1 | adr"-mode |           |                  |             |                 |             |                      |             |                   |                          |          | izx             |                                                                   |                    |   | $^{ m ZD}$      |             |                    |
| Text1         | cycles    | 0         |                  |             |                 |             |                      |             |                   |                          |          | 9               |                                                                   |                    | , | n               |             |                    |
| Text3         | bytes     | 1         |                  |             |                 |             |                      |             |                   |                          |          | 2               |                                                                   |                    | , | 21              |             |                    |
| Text2         | mnmonic   | BRK       |                  |             |                 |             |                      |             |                   |                          |          | ORA             |                                                                   |                    |   | ORA             |             |                    |
| Text1         | opcode    | 0x00      |                  |             |                 |             |                      |             |                   |                          |          | 0x01            |                                                                   |                    | 1 | 0x05            |             |                    |

Table 2: Caption